

# Intel® 64 and IA-32 Architectures Software Developer's Manual

**Documentation Changes** 

December 2009

**Notice:** The Intel $^{\circledR}$  64 and IA-32 architectures may contain design defects or errors known as errata that may cause the product to deviate from published specifications. Current characterized errata are documented in the specification updates.

Document Number: 252046-026



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

64-bit computing on Intel architecture requires a computer system with a processor, chipset, BIOS, operating system, device drivers and applications enabled for Intel<sup>®</sup> 64 architecture. Performance will vary depending on your hardware and software configurations. Consult with your system vendor for more information.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.  $I^2C$  is a two-wire communications bus/protocol developed by Philips. SMBus is a subset of the  $I^2C$  bus/protocol and was developed by Intel. Implementations of the  $I^2C$  bus/protocol may require licenses from various entities, including Philips Electronics N.V. and North American Philips Corporation.

Intel, Pentium, Intel Core, Intel Xeon, Intel 64, Intel NetBurst, and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright  $\, @ \,$  2002–2009, Intel Corporation. All rights reserved..



# **Contents**

| evision History          |
|--------------------------|
| reface                   |
| ummary Tables of Changes |
| ocumentation Changes     |



# Revision History

| Revision | Description                                                                                                                                                                                    | Date           |  |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|
| -001     | Initial release                                                                                                                                                                                | November 2002  |  |  |  |
| -002     | Added 1-10 Documentation Changes.     Removed old Documentation Changes items that already have been incorporated in the published Software Developer's manual                                 |                |  |  |  |
| -003     | Added 9 -17 Documentation Changes.     Removed Documentation Change #6 - References to bits Gen and Len Deleted.     Removed Documentation Change #4 - VIF Information Added to CLI Discussion |                |  |  |  |
| -004     | <ul><li>Removed Documentation changes 1-17.</li><li>Added Documentation changes 1-24.</li></ul>                                                                                                | June 2003      |  |  |  |
| -005     | <ul><li>Removed Documentation Changes 1-24.</li><li>Added Documentation Changes 1-15.</li></ul>                                                                                                | September 2003 |  |  |  |
| -006     | Added Documentation Changes 16- 34.                                                                                                                                                            | November 2003  |  |  |  |
| -007     | <ul> <li>Updated Documentation changes 14, 16, 17, and 28.</li> <li>Added Documentation Changes 35-45.</li> </ul>                                                                              | January 2004   |  |  |  |
| -008     | <ul><li>Removed Documentation Changes 1-45.</li><li>Added Documentation Changes 1-5.</li></ul>                                                                                                 | March 2004     |  |  |  |
| -009     | Added Documentation Changes 7-27.                                                                                                                                                              | May 2004       |  |  |  |
| -010     | <ul><li>Removed Documentation Changes 1-27.</li><li>Added Documentation Changes 1.</li></ul>                                                                                                   | August 2004    |  |  |  |
| -011     | Added Documentation Changes 2-28.                                                                                                                                                              | November 2004  |  |  |  |
| -012     | <ul><li>Removed Documentation Changes 1-28.</li><li>Added Documentation Changes 1-16.</li></ul>                                                                                                | March 2005     |  |  |  |
| -013     | <ul> <li>Updated title.</li> <li>There are no Documentation Changes for this revision of the document.</li> </ul>                                                                              | July 2005      |  |  |  |
| -014     | Added Documentation Changes 1-21.                                                                                                                                                              | September 2005 |  |  |  |
| -015     | <ul><li>Removed Documentation Changes 1-21.</li><li>Added Documentation Changes 1-20.</li></ul>                                                                                                | March 9, 2006  |  |  |  |
| -016     | Added Documentation changes 21-23.                                                                                                                                                             | March 27, 2006 |  |  |  |
| -017     | <ul><li>Removed Documentation Changes 1-23.</li><li>Added Documentation Changes 1-36.</li></ul>                                                                                                | September 2006 |  |  |  |
| -018     | Added Documentation Changes 37-42.                                                                                                                                                             | October 2006   |  |  |  |
| -019     | <ul><li>Removed Documentation Changes 1-42.</li><li>Added Documentation Changes 1-19.</li></ul>                                                                                                | March 2007     |  |  |  |
| -020     | Added Documentation Changes 20-27.                                                                                                                                                             | May 2007       |  |  |  |
| -021     | <ul><li>Removed Documentation Changes 1-27.</li><li>Added Documentation Changes 1-6</li></ul>                                                                                                  | November 2007  |  |  |  |
| -022     | <ul><li>Removed Documentation Changes 1-6</li><li>Added Documentation Changes 1-6</li></ul>                                                                                                    | August 2008    |  |  |  |
| -023     | <ul><li>Removed Documentation Changes 1-6</li><li>Added Documentation Changes 1-21</li></ul>                                                                                                   | March 2009     |  |  |  |



| Revision | Description                                                                                   | Date           |
|----------|-----------------------------------------------------------------------------------------------|----------------|
| -024     | <ul><li>Removed Documentation Changes 1-21</li><li>Added Documentation Changes 1-16</li></ul> | June 2009      |
| -025     | <ul><li>Removed Documentation Changes 1-16</li><li>Added Documentation Changes 1-18</li></ul> | September 2009 |
| -026     | <ul><li>Removed Documentation Changes 1-18</li><li>Added Documentation Changes 1-15</li></ul> | December 2009  |







# **Preface**

This document is an update to the specifications contained in the Affected Documents table below. This document is a compilation of device and documentation errata, specification clarifications and changes. It is intended for hardware system manufacturers and software developers of applications, operating systems, or tools.

#### **Affected Documents**

| Document Title                                                                                                         | Document<br>Number/Location |
|------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume<br>1: Basic Architecture             | 253665                      |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 2A: Instruction Set Reference, A-M   | 253666                      |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 2B: Instruction Set Reference, N-Z   | 253667                      |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide, Part 1 | 253668                      |
| Intel <sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2 | 253669                      |

# **Nomenclature**

**Documentation Changes** include typos, errors, or omissions from the current published specifications. These will be incorporated in any new release of the specification.



# Summary Tables of Changes

The following table indicates documentation changes which apply to the  $Intel^{\$}$  64 and IA-32 architectures. This table uses the following notations:

# **Codes Used in Summary Tables**

Change bar to left of table row indicates this erratum is either new or modified from the previous version of the document.

# **Documentation Changes**

| No. | DOCUMENTATION CHANGES            |
|-----|----------------------------------|
| 1   | Updates to Chapter 3, Volume 2A  |
| 2   | Updates to Chapter 4, Volume 2B  |
| 3   | Updates to Chapter 4, Volume 3A  |
| 4   | Updates to Chapter 5, Volume 3A  |
| 5   | Updates to Chapter 8, Volume 3A  |
| 6   | Updates to Chapter 10, Volume 3A |
| 7   | Updates to Chapter 15, Volume 3A |
| 8   | Updates to Chapter 21, Volume 3B |
| 9   | Updates to Chapter 22, Volume 3B |
| 10  | Updates to Chapter 25, Volume 3B |
| 11  | Updates to Chapter 27, Volume 3B |
| 12  | Updates to Chapter 30, Volume 3B |
| 13  | Updates to Appendix A, Volume 3B |
| 14  | Updates to Appendix B, Volume 3B |
| 15  | Updates to Appendix G, Volume 3B |



# **Documentation Changes**

#### 1. Updates to Chapter 3, Volume 2A

Change bars show changes to Chapter 3 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A: Instruction Set Reference, A-M.

.....

...

#### 3.1.1 Instruction Format

The following is an example of the format used for each instruction description in this chapter. The heading below introduces the example. The table below provides an example summary table.

#### **CMC—Complement Carry Flag [this is an example]**

| Ī | Opcode | Instruction | Op/En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description            |
|---|--------|-------------|-------|----------------|---------------------|------------------------|
|   | F5     | CMC         | Α     | Valid          | Valid               | Complement carry flag. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### 3.1.1.3 Operand Encoding Column in the Instruction Summary Table

The "operand encoding" column is abbreviated as Op/En in the Instruction Summary table heading. Instruction operand encoding information is provided for each assembly instruction syntax using a letter to cross reference to a row entry in the operand encoding definition table that follows the instruction summary table. The definition table is organized according to the order of operand in Intel assembly syntax. The encoding method for each operand in the instruction byte stream is expressed via modR/M:reg, modR/M:r/m, imm8/16/32/64, etc (cross reference).

#### **NOTES**

- The letters in the Op/En column of an instruction apply ONLY to the encoding definition table immediately following the instruction summary table.
- In the encoding definition table, the letter 'r' within a pair of parenthesis denotes the content of the operand will be read by the processor. The letter 'w' within a pair of parenthesis denotes the content of the operand will be updated by the processor.



#### 3.1.1.4 64-bit Mode Column in the Instruction Summary Table

The "64-bit Mode" column indicates whether the opcode sequence is supported in 64-bit mode. The column uses the following notation:

- Valid Supported.
- Invalid Not supported.
- **N.E.** Indicates an instruction syntax is not encodable in 64-bit mode (it may represent part of a sequence of valid instructions in other modes).
- N.P. Indicates the REX prefix does not affect the legacy instruction in 64-bit mode.
- **N.I.** Indicates the opcode is treated as a new instruction in 64-bit mode.
- N.S. Indicates an instruction syntax that requires an address override prefix in 64-bit mode and is not supported. Using an address override prefix in 64-bit mode may result in model-specific execution behavior.



# **AAA—ASCII Adjust After Addition**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                     |
|--------|-------------|-----------|----------------|---------------------|---------------------------------|
| 37     | AAA         | Α         | Invalid        | Valid               | ASCII adjust AL after addition. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **64-Bit Mode Exceptions**

#UD If in 64-bit mode.

. . .

# **AAD—ASCII Adjust AX Before Division**

| Opcode       | Instruction   | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                            |
|--------------|---------------|-----------|----------------|---------------------|--------------------------------------------------------|
| D5 0A        | AAD           | Α         | Invalid        | Valid               | ASCII adjust AX before division.                       |
| D5 <i>ib</i> | (No mnemonic) | Α         | Invalid        | Valid               | Adjust AX before division to number base <i>imm8</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### AAM—ASCII Adjust AX After Multiply

| Opcode       | Instruction   | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|--------------|---------------|-----------|----------------|---------------------|-------------------------------------------------------|
| D4 0A        | AAM           | Α         | Invalid        | Valid               | ASCII adjust AX after multiply.                       |
| D4 <i>ib</i> | (No mnemonic) | Α         | Invalid        | Valid               | Adjust AX after multiply to number base <i>imm8</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



#### **AAS—ASCII Adjust AL After Subtraction**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|--------|-------------|-----------|----------------|---------------------|------------------------------------|
| 3F     | AAS         | Α         | Invalid        | Valid               | ASCII adjust AL after subtraction. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

# **ADC—Add with Carry**

| Opcode Opcode           | Instruction                                 | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                         |
|-------------------------|---------------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------|
| 14 <i>ib</i>            | ADC AL, imm8                                | С         | Valid          | Valid               | Add with carry imm8 to AL.                                          |
| 15 <i>iw</i>            | ADC AX, imm16                               | С         | Valid          | Valid               | Add with carry <i>imm16</i> to AX.                                  |
| 15 <i>id</i>            | ADC EAX, imm32                              | С         | Valid          | Valid               | Add with carry <i>imm32</i> to EAX.                                 |
| REX.W + 15 <i>id</i>    | ADC RAX, imm32                              | С         | Valid          | N.E.                | Add with carry <i>imm32 sign extended to 64-bits</i> to RAX.        |
| 80 /2 <i>ib</i>         | ADC r/m8, imm8                              | В         | Valid          | Valid               | Add with carry <i>imm8</i> to <i>r/m8</i> .                         |
| REX + 80 /2 ib          | ADC <i>r/m8</i> *, imm8                     | В         | Valid          | N.E.                | Add with carry <i>imm8</i> to <i>r/m8</i> .                         |
| 81 /2 <i>iw</i>         | ADC <i>r/m16,</i><br>imm16                  | В         | Valid          | Valid               | Add with carry <i>imm16</i> to <i>r/m16</i> .                       |
| 81 /2 <i>id</i>         | ADC <i>r/m32,</i> imm32                     | В         | Valid          | Valid               | Add with CF <i>imm32</i> to <i>r/m32</i> .                          |
| REX.W + 81 /2 id        | ADC r/m64,<br>imm32                         | В         | Valid          | N.E.                | Add with CF <i>imm32</i> sign extended to 64-bits to <i>r/m64</i> . |
| 83 /2 <i>ib</i>         | ADC <i>r/m16, imm8</i>                      | В         | Valid          | Valid               | Add with CF sign-extended imm8 to r/m16.                            |
| 83 /2 <i>ib</i>         | ADC <i>r/m32</i> , <i>imm8</i>              | В         | Valid          | Valid               | Add with CF sign-extended <i>imm8</i> into <i>r/m32</i> .           |
| REX.W + 83 /2 <i>ib</i> | ADC <i>r/m64, imm8</i>                      | В         | Valid          | N.E.                | Add with CF sign-extended imm8 into r/m64.                          |
| 10 /r                   | ADC <i>r/m8, r8</i>                         | Α         | Valid          | Valid               | Add with carry byte register to <i>r/m8</i> .                       |
| REX + 10 /r             | ADC <i>r/m8<sup>*</sup>, r8<sup>*</sup></i> | Α         | Valid          | N.E.                | Add with carry byte register to r/m64.                              |
| 11 / <i>r</i>           | ADC <i>r/m16, r16</i>                       | Α         | Valid          | Valid               | Add with carry <i>r16</i> to <i>r/m16</i> .                         |
| 11 / <i>r</i>           | ADC <i>r/m32, r32</i>                       | Α         | Valid          | Valid               | Add with CF r32 to r/m32.                                           |



| Opcode        | Instruction                                 | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|---------------|---------------------------------------------|-----------|----------------|---------------------|-----------------------------------------------|
| REX.W + 11 /r | ADC <i>r/m64, r64</i>                       | Α         | Valid          | N.E.                | Add with CF r64 to r/m64.                     |
| 12 /r         | ADC <i>r8, r/m8</i>                         | Α         | Valid          | Valid               | Add with carry <i>r/m8</i> to byte register.  |
| REX + 12 /r   | ADC <i>r8<sup>*</sup>, r/m8<sup>*</sup></i> | Α         | Valid          | N.E.                | Add with carry <i>r/m64</i> to byte register. |
| 13 /r         | ADC <i>r16, r/m16</i>                       | Α         | Valid          | Valid               | Add with carry <i>r/m16</i> to <i>r16</i> .   |
| 13 /r         | ADC <i>r32, r/m32</i>                       | Α         | Valid          | Valid               | Add with CF r/m32 to r32.                     |
| REX.W + 13 /r | ADC <i>r64, r/m64</i>                       | Α         | Valid          | N.E.                | Add with CF r/m64 to r64.                     |

#### NOTES:

 $^*$ In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| С     | AL/AX/EAX/RAX    | imm8          | NA        | NA        |

. . .

# ADD—Add

| Opcode                  | Instruction                    | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|-------------------------|--------------------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| 04 <i>ib</i>            | ADD AL, imm8                   | С         | Valid          | Valid               | Add imm8 to AL.                                         |
| 05 <i>iw</i>            | ADD AX, imm16                  | С         | Valid          | Valid               | Add imm16 to AX.                                        |
| 05 <i>id</i>            | ADD EAX, imm32                 | С         | Valid          | Valid               | Add imm32 to EAX.                                       |
| REX.W + 05 <i>id</i>    | ADD RAX, imm32                 | С         | Valid          | N.E.                | Add <i>imm32 sign-extended</i> to 64-bits to RAX.       |
| 80 /0 <i>ib</i>         | ADD r/m8, imm8                 | В         | Valid          | Valid               | Add imm8 to r/m8.                                       |
| REX + 80 /0 <i>ib</i>   | ADD <i>r/m8</i> *, <i>imm8</i> | В         | Valid          | N.E.                | Add <i>sign</i> -extended <i>imm8</i> to <i>r/m64</i> . |
| 81 /0 <i>iw</i>         | ADD <i>r/m16,</i><br>imm16     | В         | Valid          | Valid               | Add <i>imm16</i> to <i>r/m16</i> .                      |
| 81 /0 <i>id</i>         | ADD <i>r/m32,</i><br>imm32     | В         | Valid          | Valid               | Add <i>imm32</i> to <i>r/m32</i> .                      |
| REX.W + 81 /0 <i>id</i> | ADD <i>r/m64,</i><br>imm32     | В         | Valid          | N.E.                | Add <i>imm32 sign-extended</i> to 64-bits to r/m64.     |
| 83 /0 <i>ib</i>         | ADD <i>r/m16, imm8</i>         | В         | Valid          | Valid               | Add <i>sign</i> -extended <i>imm8</i> to <i>r/m16</i> . |
| 83 /0 <i>ib</i>         | ADD r/m32, imm8                | В         | Valid          | Valid               | Add <i>sign</i> -extended <i>imm8</i> to <i>r/m32</i> . |



| Opcode                  | Instruction                                 | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|-------------------------|---------------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| REX.W + 83 /0 <i>ib</i> | ADD <i>r/m64, imm8</i>                      | В         | Valid          | N.E.                | Add <i>sign</i> -extended <i>imm8</i> to <i>r/m64</i> . |
| 00 /r                   | ADD <i>r/m8, r8</i>                         | Α         | Valid          | Valid               | Add <i>r8</i> to <i>r/m8.</i>                           |
| REX + 00 /r             | ADD <i>r/m8<sup>*</sup>, r8<sup>*</sup></i> | Α         | Valid          | N.E.                | Add <i>r8</i> to <i>r/m8.</i>                           |
| 01 /r                   | ADD <i>r/m16, r16</i>                       | Α         | Valid          | Valid               | Add <i>r16</i> to <i>r/m16</i> .                        |
| 01 /r                   | ADD <i>r/m32, r32</i>                       | Α         | Valid          | Valid               | Add r32 to <i>r/m32.</i>                                |
| REX.W + 01 /r           | ADD <i>r/m64, r64</i>                       | Α         | Valid          | N.E.                | Add r64 to <i>r/m64.</i>                                |
| 02 /r                   | ADD <i>r8, r/m8</i>                         | Α         | Valid          | Valid               | Add <i>r/m8</i> to <i>r8.</i>                           |
| REX + 02 /r             | ADD <i>r8<sup>*</sup>, r/m8<sup>*</sup></i> | Α         | Valid          | N.E.                | Add <i>r/m8</i> to <i>r8.</i>                           |
| 03 /r                   | ADD <i>r16, r/m16</i>                       | Α         | Valid          | Valid               | Add <i>r/m16</i> to <i>r16.</i>                         |
| 03 /r                   | ADD <i>r32, r/m32</i>                       | Α         | Valid          | Valid               | Add <i>r/m32</i> to <i>r32.</i>                         |
| REX.W + 03 /r           | ADD <i>r64, r/m64</i>                       | Α         | Valid          | N.E.                | Add <i>r/m64</i> to <i>r64</i> .                        |

#### NOTES:

 $^*$ In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| С     | AL/AX/EAX/RAX    | imm8          | NA        | NA        |

. . .

# ADDPD—Add Packed Double-Precision Floating-Point Values

| Opcode      | Instruction              | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|-------------|--------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------|
| 66 OF 58 /r | ADDPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Add packed double-precision floating-point values from xmm2/m128 to xmm1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# ADDPS—Add Packed Single-Precision Floating-Point Values

| Opcode   | Instruction              | Op/ | 64-bit | Compat/  | Description                                                               |
|----------|--------------------------|-----|--------|----------|---------------------------------------------------------------------------|
|          |                          | En  | Mode   | Leg Mode |                                                                           |
| OF 58 /r | ADDPS xmm1,<br>xmm2/m128 | Α   | Valid  | Valid    | Add packed single-precision floating-point values from xmm2/m128 to xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

#### ADDSD—Add Scalar Double-Precision Floating-Point Values

| Opcode      | Instruction             | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                             |
|-------------|-------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------|
| F2 0F 58 /r | ADDSD xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Add the low double-precision floating-point value from <i>xmm2/m64</i> to <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 Operand 2 |               | Operand 3 Operand 4 |    |  |
|-------|---------------------|---------------|---------------------|----|--|
| Α     | ModRM:reg (r, w)    | ModRM:r/m (r) | NA                  | NA |  |

. . .

#### ADDSS—Add Scalar Single-Precision Floating-Point Values

| Opcode      | Instruction             | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                              |
|-------------|-------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------|
| F3 0F 58 /r | ADDSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Add the low single-precision floating-point value from xmm2/m32 to xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# ADDSUBPD—Packed Double-FP Add/Subtract

| Opcode      | Instruction                 | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                           |
|-------------|-----------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------|
| 66 OF DO /r | ADDSUBPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Add/subtract double-<br>precision floating-point<br>values from xmm2/m128 to<br>xmm1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### ADDSUBPS—Packed Single-FP Add/Subtract

| Opcode      | Instruction                 | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                           |
|-------------|-----------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------|
| F2 OF D0 /r | ADDSUBPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Add/subtract single-<br>precision floating-point<br>values from xmm2/m128 to<br>xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **AND—Logical AND**

| Opcode                | Instruction                    | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|-----------------------|--------------------------------|-----------|----------------|---------------------|---------------------------------------------|
| 24 <i>ib</i>          | AND AL, imm8                   | С         | Valid          | Valid               | AL AND <i>imm8</i> .                        |
| 25 <i>iw</i>          | AND AX, imm16                  | С         | Valid          | Valid               | AX AND i <i>mm16.</i>                       |
| 25 <i>id</i>          | AND EAX, imm32                 | С         | Valid          | Valid               | EAX AND imm32.                              |
| REX.W + 25 <i>id</i>  | AND RAX, imm32                 | С         | Valid          | N.E.                | RAX AND imm32 sign-<br>extended to 64-bits. |
| 80 /4 <i>ib</i>       | AND r/m8, imm8                 | В         | Valid          | Valid               | r/m8 AND imm8.                              |
| REX + 80 /4 <i>ib</i> | AND <i>r/m8</i> *, <i>imm8</i> | В         | Valid          | N.E.                | r/m64 AND imm8 (sign-<br>extended).         |
| 81 /4 <i>iw</i>       | AND <i>r/m16,</i><br>imm16     | В         | Valid          | Valid               | r/m16 AND imm16.                            |
| 81 /4 <i>id</i>       | AND <i>r/m32,</i> imm32        | В         | Valid          | Valid               | r/m32 AND imm32.                            |
| REX.W + 81 /4 id      | AND <i>r/m64,</i> imm32        | В         | Valid          | N.E.                | r/m64 AND imm32 sign extended to 64-bits.   |



| Opcode                  | Instruction                                 | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                         |
|-------------------------|---------------------------------------------|-----------|----------------|---------------------|-------------------------------------|
| 83 /4 <i>ib</i>         | AND <i>r/m16, imm8</i>                      | В         | Valid          | Valid               | r/m16 AND imm8 (sign-<br>extended). |
| 83 /4 <i>ib</i>         | AND <i>r/m32, imm8</i>                      | В         | Valid          | Valid               | r/m32 AND imm8 (sign-<br>extended). |
| REX.W + 83 /4 <i>ib</i> | AND <i>r/m64, imm8</i>                      | В         | Valid          | N.E.                | r/m64 AND imm8 (sign-<br>extended). |
| 20 /r                   | AND <i>r/m8, r8</i>                         | Α         | Valid          | Valid               | <i>r/m8</i> AND <i>r8.</i>          |
| REX + 20 /r             | AND <i>r/m8<sup>*</sup>, r8<sup>*</sup></i> | Α         | Valid          | N.E.                | r/m64 AND r8 (sign-<br>extended).   |
| 21 /r                   | AND <i>r/m16, r16</i>                       | Α         | Valid          | Valid               | <i>r/m16</i> AND <i>r16.</i>        |
| 21 /r                   | AND <i>r/m32, r32</i>                       | Α         | Valid          | Valid               | <i>r/m32</i> AND <i>r32.</i>        |
| REX.W + 21 /r           | AND <i>r/m64, r64</i>                       | Α         | Valid          | N.E.                | r/m64 AND r32.                      |
| 22 <i>Ir</i>            | AND <i>r8, r/m8</i>                         | Α         | Valid          | Valid               | r8 AND r/m8.                        |
| REX + 22 /r             | AND <i>r8<sup>*</sup>, r/m8<sup>*</sup></i> | Α         | Valid          | N.E.                | r/m64 AND r8 (sign-<br>extended).   |
| 23 /r                   | AND <i>r16, r/m16</i>                       | Α         | Valid          | Valid               | r16 AND r/m16.                      |
| 23 /r                   | AND <i>r32, r/m32</i>                       | Α         | Valid          | Valid               | r32 AND r/m32.                      |
| REX.W + 23 /r           | AND <i>r64, r/m64</i>                       | Α         | Valid          | N.E.                | r64 AND r/m64.                      |

#### NOTES

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| С     | AL/AX/EAX/RAX    | imm8          | NA        | NA        |

 $<sup>^*</sup>$ In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



# ANDPD—Bitwise Logical AND of Packed Double-Precision Floating-Point Values

| Opcode      | Instruction              | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                |
|-------------|--------------------------|-----------|----------------|---------------------|--------------------------------------------|
| 66 OF 54 /r | ANDPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise logical AND of xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# ANDPS—Bitwise Logical AND of Packed Single-Precision Floating-Point Values

| Opcode   | Instruction              | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                |
|----------|--------------------------|-----------|----------------|---------------------|--------------------------------------------|
| OF 54 /r | ANDPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise logical AND of xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# ANDNPD—Bitwise Logical AND NOT of Packed Double-Precision Floating-Point Values

| Opcode      | Instruction               | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|-------------|---------------------------|-----------|----------------|---------------------|------------------------------------------------|
| 66 OF 55 /r | ANDNPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise logical AND NOT of xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



#### ANDNPS—Bitwise Logical AND NOT of Packed Single-Precision Floating-Point Values

| Opcode   | Instruction               | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|----------|---------------------------|-----------|----------------|---------------------|------------------------------------------------|
| 0F 55 /r | ANDNPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise logical AND NOT of xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

٠.

#### ARPL—Adjust RPL Field of Segment Selector

| Opcode | Instruction            | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|--------|------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| 63 /r  | ARPL <i>r/m16, r16</i> | Α         | N. E.          | Valid               | Adjust RPL of <i>r/m16</i> to not less than RPL of <i>r16</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

#### Description

Compares the RPL fields of two segment selectors. The first operand (the destination operand) contains one segment selector and the second operand (source operand) contains the other. (The RPL field is located in bits 0 and 1 of each operand.) If the RPL field of the destination operand is less than the RPL field of the source operand, the ZF flag is set and the RPL field of the destination operand is increased to match that of the source operand. Otherwise, the ZF flag is cleared and no change is made to the destination operand. (The destination operand can be a word register or a memory location; the source operand must be a word register.)

The ARPL instruction is provided for use by operating-system procedures (however, it can also be used by applications). It is generally used to adjust the RPL of a segment selector that has been passed to the operating system by an application program to match the privilege level of the application program. Here the segment selector passed to the operating system is placed in the destination operand and segment selector for the application program's code segment is placed in the source operand. (The RPL field in the source operand represents the privilege level of the application program.) Execution of the ARPL instruction then ensures that the RPL of the segment selector received by the operating system is no lower (does not have a higher privilege) than the privilege level of the application program (the segment selector for the application program's code segment can be read from the stack following a procedure call).

This instruction executes as described in compatibility mode and legacy mode. It is not encodable in 64-bit mode.



See "Checking Caller Access Privileges" in Chapter 3, "Protected-Mode Memory Management," of the  $Intel^{\textcircled{\$}}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for more information about the use of this instruction.

. . .

### **BLENDPD** — Blend Packed Double Precision Floating-Point Values

| Opcode               | Instruction                         | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                          |
|----------------------|-------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A OD /r<br>ib | BLENDPD xmm1,<br>xmm2/m128,<br>imm8 | A         | Valid          | Valid               | Select packed DP-FP values from <i>xmm1</i> and <i>xmm2/m128</i> from mask specified in imm8 and store the values into <i>xmm1</i> . |

#### **Instruction Operand Encoding**

|       |                  | •             |           |           |
|-------|------------------|---------------|-----------|-----------|
| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

. .

#### **BLENDPS** — Blend Packed Single Precision Floating-Point Values

| Opcode            | Instruction                         | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                           |
|-------------------|-------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A OC /r ib | BLENDPS xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Select packed single precision floating-point values from <i>xmm1</i> and <i>xmm2/m128</i> from mask specified in <i>imm8</i> and store the values into <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |



# **BLENDVPD** — Variable Blend Packed Double Precision Floating-Point Values

| Opcode         | Instruction                                   | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                          |
|----------------|-----------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 15 /r | BLENDVPD xmm1,<br>xmm2/m128,<br><xmmo></xmmo> | Α         | Valid          | Valid               | Select packed DP FP values from <i>xmm1</i> and <i>xmm2</i> from mask specified in <i>XMM0</i> and store the values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | implicit XMMO | NA        |

. . .

# **BLENDVPS** — Variable Blend Packed Single Precision Floating-Point Values

| Opcode         | Instruction                                   | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                           |
|----------------|-----------------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 14 /r | BLENDVPS xmm1,<br>xmm2/m128,<br><xmmo></xmmo> | Α         | Valid          | Valid               | Select packed single precision floating-point values from <i>xmm1</i> and <i>xmm2/m128</i> from mask specified in <i>XMMO</i> and store the values into <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | implicit XMMO | NA        |

. .



# **BOUND—Check Array Index Against Bounds**

| Opcode | Instruction                            | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                         |
|--------|----------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------|
| 62 /r  | BOUND <i>r16,</i><br><i>m16&amp;16</i> | A         | Invalid        | Valid               | Check if <i>r16</i> (array index) is within bounds specified by <i>m16&amp;16</i> . |
| 62 /r  | BOUND <i>r32,</i><br><i>m32&amp;32</i> | A         | Invalid        | Valid               | Check if <i>r32</i> (array index) is within bounds specified by <i>m16&amp;16</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

. . .

#### **BSF**—Bit Scan Forward

| Opcode        | Instruction           | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|---------------|-----------------------|-----------|----------------|---------------------|------------------------------------|
| OF BC /r      | BSF <i>r16, r/m16</i> | Α         | Valid          | Valid               | Bit scan forward on r/m16.         |
| OF BC /r      | BSF <i>r32, r/m32</i> | Α         | Valid          | Valid               | Bit scan forward on r/m32.         |
| REX.W + OF BC | BSF <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Bit scan forward on <i>r/m64</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### **BSR**—Bit Scan Reverse

| DON DIT OCUT NO VOISC |                       |           |                |                     |                            |  |
|-----------------------|-----------------------|-----------|----------------|---------------------|----------------------------|--|
| Opcode                | Instruction           | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                |  |
| OF BD /r              | BSR <i>r16, r/m16</i> | Α         | Valid          | Valid               | Bit scan reverse on r/m16. |  |
| OF BD /r              | BSR <i>r32, r/m32</i> | Α         | Valid          | Valid               | Bit scan reverse on r/m32. |  |
| REX.W + OF BD         | BSR <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Bit scan reverse on r/m64. |  |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



# **BSWAP—Byte Swap**

| Opcode              | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|---------------------|-------------|-----------|----------------|---------------------|-----------------------------------------------|
| OF C8+rd            | BSWAP r32   | Α         | Valid*         | Valid               | Reverses the byte order of a 32-bit register. |
| REX.W + OF<br>C8+rd | BSWAP r64   | Α         | Valid          | N.E.                | Reverses the byte order of a 64-bit register. |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1  | Operand 2 | Operand 3 | Operand 4 |
|-------|------------|-----------|-----------|-----------|
| Α     | reg (r, w) | NA        | NA        | NA        |

. .

#### **BT**—Bit Test

| Opcode                 | Instruction           | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                    |
|------------------------|-----------------------|-----------|----------------|---------------------|--------------------------------|
| OF A3                  | BT <i>r/m16, r16</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag. |
| OF A3                  | BT <i>r/m32, r32</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag. |
| REX.W + OF A3          | BT <i>r/m64, r64</i>  | Α         | Valid          | N.E.                | Store selected bit in CF flag. |
| OF BA /4 <i>ib</i>     | BT <i>r/m16, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag. |
| OF BA /4 <i>ib</i>     | BT <i>r/m32, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag. |
| REX.W + OF BA<br>/4 ib | BT <i>r/m64, imm8</i> | В         | Valid          | N.E.                | Store selected bit in CF flag. |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (r) | ModRM:reg (r) | NA        | NA        |
| В     | ModRM:r/m (r) | imm8          | NA        | NA        |

<sup>\*</sup> See IA-32 Architecture Compatibility section below.



# **BTC—Bit Test and Complement**

| Opcode                        | Instruction            | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|-------------------------------|------------------------|-----------|----------------|---------------------|-----------------------------------------------|
| OF BB                         | BTC <i>r/m16, r16</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag and complement. |
| OF BB                         | BTC <i>r/m32, r32</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag and complement. |
| REX.W + OF BB                 | BTC <i>r/m64, r64</i>  | Α         | Valid          | N.E.                | Store selected bit in CF flag and complement. |
| OF BA /7 <i>ib</i>            | BTC <i>r/m16, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag and complement. |
| OF BA /7 <i>ib</i>            | BTC <i>r/m32, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag and complement. |
| REX.W + OF BA<br>/7 <i>ib</i> | BTC <i>r/m64, imm8</i> | В         | Valid          | N.E.                | Store selected bit in CF flag and complement. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |

. .

#### **BTR—Bit Test and Reset**

| Opcode                 | Instruction            | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                              |
|------------------------|------------------------|-----------|----------------|---------------------|------------------------------------------|
| OF B3                  | BTR <i>r/m16, r16</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag and clear. |
| OF B3                  | BTR <i>r/m32, r32</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag and clear. |
| REX.W + OF B3          | BTR <i>r/m64, r64</i>  | Α         | Valid          | N.E.                | Store selected bit in CF flag and clear. |
| OF BA /6 <i>ib</i>     | BTR <i>r/m16, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag and clear. |
| OF BA /6 <i>ib</i>     | BTR <i>r/m32, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag and clear. |
| REX.W + OF BA<br>/6 ib | BTR r/m64, imm8        | В         | Valid          | N.E.                | Store selected bit in CF flag and clear. |



#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |

. . .

# **BTS—Bit Test and Set**

| Opcode                        | Instruction            | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|-------------------------------|------------------------|-----------|----------------|---------------------|----------------------------------------|
| OF AB                         | BTS <i>r/m16, r16</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag and set. |
| OF AB                         | BTS <i>r/m32, r32</i>  | Α         | Valid          | Valid               | Store selected bit in CF flag and set. |
| REX.W + OF AB                 | BTS <i>r/m64, r64</i>  | Α         | Valid          | N.E.                | Store selected bit in CF flag and set. |
| OF BA /5 <i>ib</i>            | BTS <i>r/m16, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag and set. |
| OF BA /5 <i>ib</i>            | BTS <i>r/m32, imm8</i> | В         | Valid          | Valid               | Store selected bit in CF flag and set. |
| REX.W + OF BA<br>/5 <i>ib</i> | BTS r/m64, imm8        | В         | Valid          | N.E.                | Store selected bit in CF flag and set. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |

. . .

#### **CALL—Call Procedure**

| Opcode       | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                              |
|--------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| E8 <i>cw</i> | CALL rel16  | В         | N.S.           | Valid               | Call near, relative,<br>displacement relative to<br>next instruction.                                                                    |
| E8 <i>cd</i> | CALL rel32  | В         | Valid          | Valid               | Call near, relative,<br>displacement relative to<br>next instruction. 32-bit<br>displacement sign extended<br>to 64-bits in 64-bit mode. |
| FF /2        | CALL r/m16  | В         | N.E.           | Valid               | Call near, absolute indirect, address given in <i>r/m16</i> .                                                                            |
| FF /2        | CALL r/m32  | В         | N.E.           | Valid               | Call near, absolute indirect, address given in <i>r/m32</i> .                                                                            |



| Opcode        | Instruction          | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                                                                                     |
|---------------|----------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FF /2         | CALL r/m64           | В         | Valid          | N.E.                | Call near, absolute indirect, address given in <i>r/m</i> 64.                                                                                                                                                                                                   |
| 9A <i>cd</i>  | CALL <i>ptr16:16</i> | Α         | Invalid        | Valid               | Call far, absolute, address given in operand.                                                                                                                                                                                                                   |
| 9A <i>cp</i>  | CALL <i>ptr16:32</i> | Α         | Invalid        | Valid               | Call far, absolute, address given in operand.                                                                                                                                                                                                                   |
| FF /3         | CALL <i>m16:16</i>   | В         | Valid          | Valid               | Call far, absolute indirect address given in <i>m16:16</i> . In 32-bit mode: if selector points to a gate, then RIP = 32-bit zero extended displacement taken from gate; else RIP = zero extended 16-bit offset from far pointer referenced in the instruction. |
| FF /3         | CALL <i>m16:32</i>   | В         | Valid          | Valid               | In 64-bit mode: If selector points to a gate, then RIP = 64-bit displacement taken from gate; else RIP = zero extended 32-bit offset from far pointer referenced in the instruction.                                                                            |
| REX.W + FF /3 | CALL <i>m16:64</i>   | В         | Valid          | N.E.                | In 64-bit mode: If selector points to a gate, then RIP = 64-bit displacement taken from gate; else RIP = 64-bit offset from far pointer referenced in the instruction.                                                                                          |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | Offset        | NA        | NA        | NA        |
| В     | ModRM:r/m (r) | NA        | NA        | NA        |



### BW/CWDE/CDQE—Convert Byte to Word/Convert Word to Doubleword/ Convert Doubleword to Quadword

| Opcode     | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|------------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 98         | CBW         | Α         | Valid          | Valid               | $AX \leftarrow sign\text{-extend of AL}.$         |
| 98         | CWDE        | Α         | Valid          | Valid               | $EAX \leftarrow sign\text{-}extend \; of \; AX.$  |
| REX.W + 98 | CDQE        | Α         | Valid          | N.E.                | $RAX \leftarrow sign\text{-}extend \; of \; EAX.$ |

#### **Instruction Operand Encoding**

|       |           | •         |           |           |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| Α     | NA        | NA        | NA        | NA        |

٠.

#### **CLC—Clear Carry Flag**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description    |
|--------|-------------|-----------|----------------|---------------------|----------------|
| F8     | CLC         | Α         | Valid          | Valid               | Clear CF flag. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

# **CLD—Clear Direction Flag**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description    |
|--------|-------------|-----------|----------------|---------------------|----------------|
| FC     | CLD         | Α         | Valid          | Valid               | Clear DF flag. |

#### **Instruction Operand Encoding**

| On/En | Operand 1 | Operand 2 | Operand 2 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| Α     | NA        | NA        | NA        | NA        |



#### CLFLUSH—Flush Cache Line

| Opcode   | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                               |
|----------|-------------|-----------|----------------|---------------------|-------------------------------------------|
| OF AE /7 | CLFLUSH m8  | Α         | Valid          | Valid               | Flushes cache line containing <i>m8</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |

#### Description

Invalidates the cache line that contains the linear address specified with the source operand from all levels of the processor cache hierarchy (data and instruction). The invalidation is broadcast throughout the cache coherence domain. If, at any level of the cache hierarchy, the line is inconsistent with memory (dirty) it is written to memory before invalidation. The source operand is a byte memory location.

The availability of CLFLUSH is indicated by the presence of the CPUID feature flag CLFSH (bit 19 of the EDX register, see "CPUID—CPU Identification" in this chapter). The aligned cache line size affected is also indicated with the CPUID instruction (bits 8 through 15 of the EBX register when the initial value in the EAX register is 1).

The memory attribute of the page containing the affected line has no effect on the behavior of this instruction. It should be noted that processors are free to speculatively fetch and cache data from system memory regions assigned a memory-type allowing for speculative reads (such as, the WB, WC, and WT memory types). PREFETCHh instructions can be used to provide the processor with hints for this speculative behavior. Because this speculative fetching can occur at any time and is not tied to instruction execution, the CLFLUSH instruction is not ordered with respect to PREFETCHh instructions or any of the speculative fetching mechanisms (that is, data can be speculatively loaded into a cache line just before, during, or after the execution of a CLFLUSH instruction that references the cache line).

CLFLUSH is only ordered by the MFENCE instruction. It is not guaranteed to be ordered by any other fencing or serializing instructions or by another CLFLUSH instruction. For example, software can use an MFENCE instruction to ensure that previous stores are included in the write-back.

The CLFLUSH instruction can be used at all privilege levels and is subject to all permission checking and faults associated with a byte load (and in addition, a CLFLUSH instruction is allowed to flush a linear address in an execute-only segment). Like a load, the CLFLUSH instruction sets the A bit but not the D bit in the page tables.

The CLFLUSH instruction was introduced with the SSE2 extensions; however, because it has its own CPUID feature flag, it can be implemented in IA-32 processors that do not include the SSE2 extensions. Also, detecting the presence of the SSE2 extensions with the CPUID instruction does not guarantee that the CLFLUSH instruction is implemented in the processor.

CLFLUSH operation is the same in non-64-bit modes and 64-bit mode.



# CLI — Clear Interrupt Flag

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
|--------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------|
| FA     | CLI         | Α         | Valid          | Valid               | Clear interrupt flag;<br>interrupts disabled when<br>interrupt flag cleared. |

#### **Instruction Operand Encoding**

| - |       |           |           |           |           |
|---|-------|-----------|-----------|-----------|-----------|
|   | Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|   | Α     | NA        | NA        | NA        | NA        |

. . .

#### CLTS—Clear Task-Switched Flag in CRO

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description            |
|--------|-------------|-----------|----------------|---------------------|------------------------|
| 0F 06  | CLTS        | Α         | Valid          | Valid               | Clears TS flag in CRO. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **CMC—Complement Carry Flag**

| Opcode | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description         |
|--------|-------------|-----------|----------------|---------------------|---------------------|
| F5     | CMC         | Α         | Valid          | Valid               | Complement CF flag. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



# CMOVcc—Conditional Move

| Opcode              | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|---------------------|--------------------------|-----------|----------------|---------------------|----------------------------------------|
| OF 47 /r            | CMOVA <i>r16, r/m16</i>  | Α         | Valid          | Valid               | Move if above (CF=0 and ZF=0).         |
| OF 47 /r            | CMOVA <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if above (CF=0 and ZF=0).         |
| REX.W + OF 47 /r    | CMOVA <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if above (CF=0 and ZF=0).         |
| OF 43 /r            | CMOVAE <i>r16, r/m16</i> | Α         | Valid          | Valid               | Move if above or equal (CF=0).         |
| OF 43 /r            | CMOVAE <i>r32, r/m32</i> | Α         | Valid          | Valid               | Move if above or equal (CF=0).         |
| REX.W + 0F 43 /r    | CMOVAE <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Move if above or equal (CF=0).         |
| OF 42 /r            | CMOVB <i>r16, r/m16</i>  | Α         | Valid          | Valid               | Move if below (CF=1).                  |
| OF 42 /r            | CMOVB <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if below (CF=1).                  |
| REX.W + 0F 42 /r    | CMOVB <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if below (CF=1).                  |
| 0F 46 /r            | CMOVBE <i>r16, r/m16</i> | Α         | Valid          | Valid               | Move if below or equal (CF=1 or ZF=1). |
| OF 46 /r            | CMOVBE <i>r32, r/m32</i> | Α         | Valid          | Valid               | Move if below or equal (CF=1 or ZF=1). |
| REX.W + 0F 46 /r    | CMOVBE <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Move if below or equal (CF=1 or ZF=1). |
| OF 42 /r            | CMOVC <i>r16, r/m16</i>  | Α         | Valid          | Valid               | Move if carry (CF=1).                  |
| OF 42 /r            | CMOVC <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if carry (CF=1).                  |
| REX.W + 0F 42<br>/r | CMOVC <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if carry (CF=1).                  |
| OF 44 /r            | CMOVE <i>r16, r/m16</i>  | Α         | Valid          | Valid               | Move if equal (ZF=1).                  |
| OF 44 /r            | CMOVE <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if equal (ZF=1).                  |
| REX.W + OF 44<br>/r | CMOVE <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if equal (ZF=1).                  |
| OF 4F /r            | CMOVG <i>r16, r/m16</i>  | Α         | Valid          | Valid               | Move if greater (ZF=0 and SF=0F).      |
| OF 4F /r            | CMOVG <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if greater (ZF=0 and SF=OF).      |
| REX.W + OF 4F       | CMOVG <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if greater (ZF=0 and SF=OF).      |
| OF 4D /r            | CMOVGE <i>r16, r/m16</i> | Α         | Valid          | Valid               | Move if greater or equal (SF=OF).      |
| OF 4D /r            | CMOVGE <i>r32, r/m32</i> | Α         | Valid          | Valid               | Move if greater or equal (SF=OF).      |
| REX.W + OF 4D<br>/r | CMOVGE <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Move if greater or equal (SF=OF).      |



| Opcode              | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|---------------------|-------------------------------------|-----------|----------------|---------------------|-----------------------------------------------|
| OF 4C /r            | CMOVL <i>r16, r/m16</i>             | Α         | Valid          | Valid               | Move if less (SF≠ OF).                        |
| OF 4C /r            | CMOVL <i>r32, r/m32</i>             | Α         | Valid          | Valid               | Move if less (SF $\neq$ OF).                  |
| REX.W + OF 4C       | CMOVL <i>r64, r/m64</i>             | Α         | Valid          | N.E.                | Move if less (SF $\neq$ OF).                  |
| OF 4E /r            | CMOVLE <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if less or equal (ZF=1 or SF $\neq$ OF). |
| OF 4E /r            | CMOVLE <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if less or equal (ZF=1 or SF $\neq$ OF). |
| REX.W + OF 4E /r    | CMOVLE <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if less or equal (ZF=1 or SF $\neq$ OF). |
| 0F 46 /r            | CMOVNA <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not above (CF=1 or $ZF=1$ ).          |
| 0F 46 /r            | CMOVNA <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not above (CF=1 or $ZF=1$ ).          |
| REX.W + OF 46<br>/r | CMOVNA <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not above (CF=1 or $ZF=1$ ).          |
| OF 42 /r            | CMOVNAE <i>r16,</i><br><i>r/m16</i> | Α         | Valid          | Valid               | Move if not above or equal (CF=1).            |
| OF 42 /r            | CMOVNAE <i>r32,</i> r/m32           | Α         | Valid          | Valid               | Move if not above or equal $(CF=1)$ .         |
| REX.W + 0F 42<br>/r | CMOVNAE <i>r64,</i><br><i>r/m64</i> | Α         | Valid          | N.E.                | Move if not above or equal $(CF=1)$ .         |
| OF 43 /r            | CMOVNB <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not below (CF=0).                     |
| OF 43 /r            | CMOVNB <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not below (CF=0).                     |
| REX.W + 0F 43       | CMOVNB <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not below (CF=0).                     |
| OF 47 /r            | CMOVNBE r16,<br>r/m16               | Α         | Valid          | Valid               | Move if not below or equal (CF=0 and ZF=0).   |
| OF 47 /r            | CMOVNBE <i>r32,</i> r/m32           | Α         | Valid          | Valid               | Move if not below or equal (CF=0 and ZF=0).   |
| REX.W + OF 47 /r    | CMOVNBE <i>r64,</i><br><i>r/m64</i> | Α         | Valid          | N.E.                | Move if not below or equal (CF=0 and ZF=0).   |
| OF 43 /r            | CMOVNC <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not carry (CF=0).                     |
| 0F 43 /r            | CMOVNC <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not carry (CF=0).                     |
| REX.W + 0F 43       | CMOVNC <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not carry (CF=0).                     |
| OF 45 /r            | CMOVNE <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not equal (ZF=0).                     |
| OF 45 /r            | CMOVNE <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not equal (ZF=0).                     |
| REX.W + 0F 45       | CMOVNE <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not equal (ZF=0).                     |
| OF 4E /r            | CMOVNG <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not greater (ZF=1 or SF $\neq$ OF).   |



| Opcode              | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|---------------------|-------------------------------------|-----------|----------------|---------------------|---------------------------------------------|
| OF 4E /r            | CMOVNG <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not greater (ZF=1 or SF $\neq$ OF). |
| REX.W + OF 4E /r    | CMOVNG <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not greater (ZF=1 or SF $\neq$ OF). |
| OF 4C /r            | CMOVNGE r16,<br>r/m16               | Α         | Valid          | Valid               | Move if not greater or equal (SF≠ OF).      |
| OF 4C /r            | CMOVNGE <i>r32,</i> r/m32           | Α         | Valid          | Valid               | Move if not greater or equal (SF≠ OF).      |
| REX.W + OF 4C<br>/r | CMOVNGE <i>r64,</i><br><i>r/m64</i> | Α         | Valid          | N.E.                | Move if not greater or equal (SF≠ OF).      |
| OF 4D /r            | CMOVNL <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not less (SF=OF).                   |
| OF 4D /r            | CMOVNL <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not less (SF=OF).                   |
| REX.W + OF 4D       | CMOVNL <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not less (SF=OF).                   |
| OF 4F /r            | CMOVNLE <i>r16,</i><br><i>r/m16</i> | Α         | Valid          | Valid               | Move if not less or equal (ZF=0 and SF=OF). |
| OF 4F /r            | CMOVNLE <i>r32,</i><br><i>r/m32</i> | Α         | Valid          | Valid               | Move if not less or equal (ZF=0 and SF=0F). |
| REX.W + OF 4F       | CMOVNLE <i>r64,</i><br><i>r/m64</i> | Α         | Valid          | N.E.                | Move if not less or equal (ZF=0 and SF=OF). |
| OF 41 /r            | CMOVNO <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not overflow (OF=0).                |
| OF 41 /r            | CMOVNO <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not overflow (OF=0).                |
| REX.W + OF 41 /r    | CMOVNO <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not overflow (OF=0).                |
| OF 4B /r            | CMOVNP <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not parity (PF=0).                  |
| OF 4B /r            | CMOVNP <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not parity (PF=0).                  |
| REX.W + OF 4B       | CMOVNP <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not parity (PF=0).                  |
| OF 49 /r            | CMOVNS <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not sign (SF=0).                    |
| OF 49 /r            | CMOVNS <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not sign (SF=0).                    |
| REX.W + 0F 49 /r    | CMOVNS <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not sign (SF=0).                    |
| OF 45 /r            | CMOVNZ <i>r16, r/m16</i>            | Α         | Valid          | Valid               | Move if not zero (ZF=0).                    |
| 0F 45 /r            | CMOVNZ <i>r32, r/m32</i>            | Α         | Valid          | Valid               | Move if not zero (ZF=0).                    |
| REX.W + OF 45<br>/r | CMOVNZ <i>r64, r/m64</i>            | Α         | Valid          | N.E.                | Move if not zero (ZF=0).                    |
| 0F 40 /r            | CMOVO <i>r16, r/m16</i>             | Α         | Valid          | Valid               | Move if overflow (OF=0).                    |
| OF 40 /r            | CMOVO <i>r32, r/m32</i>             | Α         | Valid          | Valid               | Move if overflow (OF=0).                    |
| REX.W + 0F 40<br>/r | CMOVO <i>r64, r/m64</i>             | Α         | Valid          | N.E.                | Move if overflow (OF=0).                    |



| Opcode              | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                 |
|---------------------|--------------------------|-----------|----------------|---------------------|-----------------------------|
| OF 4A /r            | CMOVP <i>r16, r/m16</i>  | Α         | Valid          | Valid               | Move if parity (PF=1).      |
| OF 4A /r            | CMOVP <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if parity (PF=1).      |
| REX.W + OF 4A<br>/r | CMOVP <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if parity (PF=1).      |
| OF 4A /r            | CMOVPE <i>r16, r/m16</i> | Α         | Valid          | Valid               | Move if parity even (PF=1). |
| OF 4A /r            | CMOVPE <i>r32, r/m32</i> | Α         | Valid          | Valid               | Move if parity even (PF=1). |
| REX.W + OF 4A       | CMOVPE <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Move if parity even (PF=1). |
| OF 4B /r            | CMOVPO <i>r16, r/m16</i> | Α         | Valid          | Valid               | Move if parity odd (PF=0).  |
| OF 4B /r            | CMOVPO <i>r32, r/m32</i> | Α         | Valid          | Valid               | Move if parity odd (PF=0).  |
| REX.W + OF 4B<br>/r | CMOVPO <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Move if parity odd (PF=0).  |
| OF 48 /r            | CMOVS r16, r/m16         | Α         | Valid          | Valid               | Move if sign (SF=1).        |
| OF 48 /r            | CMOVS <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if sign (SF=1).        |
| REX.W + 0F 48 /r    | CMOVS <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if sign (SF=1).        |
| OF 44 /r            | CMOVZ <i>r16, r/m16</i>  | Α         | Valid          | Valid               | Move if zero (ZF=1).        |
| OF 44 /r            | CMOVZ <i>r32, r/m32</i>  | Α         | Valid          | Valid               | Move if zero (ZF=1).        |
| REX.W + OF 44<br>/r | CMOVZ <i>r64, r/m64</i>  | Α         | Valid          | N.E.                | Move if zero (ZF=1).        |

# **Instruction Operand Encoding**

| Op/Ei | n Operand 1      | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **CMP—Compare Two Operands**

| Opcode                | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|-----------------------|-----------------------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| 3C <i>ib</i>          | CMP AL, imm8                      | D         | Valid          | Valid               | Compare imm8 with AL.                                   |
| 3D <i>iw</i>          | CMP AX, imm16                     | D         | Valid          | Valid               | Compare imm16 with AX.                                  |
| 3D <i>id</i>          | CMP EAX, imm32                    | D         | Valid          | Valid               | Compare <i>imm32</i> with EAX.                          |
| REX.W + 3D id         | CMP RAX, imm32                    | D         | Valid          | N.E.                | Compare <i>imm32 sign-extended to 64-bits</i> with RAX. |
| 80 /7 <i>ib</i>       | CMP r/m8, imm8                    | С         | Valid          | Valid               | Compare <i>imm8</i> with <i>r/m8</i> .                  |
| REX + 80 /7 <i>ib</i> | CMP <i>r/m8<sup>*</sup>, imm8</i> | С         | Valid          | N.E.                | Compare <i>imm8</i> with <i>r/m8</i> .                  |
| 81 /7 <i>iw</i>       | CMP <i>r/m16,</i><br><i>imm16</i> | С         | Valid          | Valid               | Compare imm16 with r/m16                                |



| Opcode                  | Instruction                                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                       |
|-------------------------|---------------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------|
| 81 /7 <i>id</i>         | CMP <i>r/m32,</i><br><i>imm32</i>           | С         | Valid          | Valid               | Compare <i>imm32</i> with <i>r/m32</i> .                          |
| REX.W + 81 /7 id        | CMP <i>r/m64,</i> imm32                     | С         | Valid          | N.E.                | Compare <i>imm32 sign-extended to 64-bits</i> with <i>r/m64</i> . |
| 83 /7 <i>ib</i>         | CMP <i>r/m16, imm8</i>                      | С         | Valid          | Valid               | Compare <i>imm8</i> with <i>r/m16</i> .                           |
| 83 /7 <i>ib</i>         | CMP <i>r/m32, imm8</i>                      | С         | Valid          | Valid               | Compare <i>imm8</i> with <i>r/m32</i> .                           |
| REX.W + 83 /7 <i>ib</i> | CMP <i>r/m64, imm8</i>                      | С         | Valid          | N.E.                | Compare imm8 with r/m64.                                          |
| 38 /r                   | CMP <i>r/m8, r8</i>                         | В         | Valid          | Valid               | Compare r8 with r/m8.                                             |
| REX + 38 /r             | CMP <i>r/m8<sup>*</sup>, r8<sup>*</sup></i> | В         | Valid          | N.E.                | Compare r8 with r/m8.                                             |
| 39 /r                   | CMP <i>r/m16, r16</i>                       | В         | Valid          | Valid               | Compare r16 with r/m16.                                           |
| 39 /r                   | CMP <i>r/m32, r32</i>                       | В         | Valid          | Valid               | Compare r32 with r/m32.                                           |
| REX.W + 39 /r           | CMP <i>r/m64,r64</i>                        | В         | Valid          | N.E.                | Compare <i>r64</i> with <i>r/m64</i> .                            |
| 3A /r                   | CMP <i>r8, r/m8</i>                         | Α         | Valid          | Valid               | Compare <i>r/m8</i> with <i>r8.</i>                               |
| REX + 3A /r             | CMP <i>r8<sup>*</sup>, r/m8<sup>*</sup></i> | Α         | Valid          | N.E.                | Compare <i>r/m8 with r8.</i>                                      |
| 3B /r                   | CMP <i>r16, r/m16</i>                       | Α         | Valid          | Valid               | Compare <i>r/m16</i> with <i>r16</i> .                            |
| 3B /r                   | CMP <i>r32, r/m32</i>                       | Α         | Valid          | Valid               | Compare <i>r/m32</i> with <i>r32</i> .                            |
| REX.W + 3B /r           | CMP <i>r64, r/m64</i>                       | Α         | Valid          | N.E.                | Compare <i>r/m64</i> with <i>r64</i> .                            |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | ModRM:reg (w) | NA        | NA        |
| С     | ModRM:r/m (r, w) | imm8          | NA        | NA        |
| D     | AL/AX/EAX/RAX    | imm8          | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



# **CMPPD—Compare Packed Double-Precision Floating-Point Values**

| Opcode         | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                   |
|----------------|--------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 66 OF C2 /r ib | CMPPD xmm1,<br>xmm2/m128, imm8 | A         | Valid          | Valid               | Compare packed double-precision floating-point values in <i>xmm2/m128</i> and <i>xmm1</i> using imm8 as comparison predicate. |

#### **Instruction Operand Encoding**

| 0 /5  | 0 14             | 0 10          | 0 10      | 0 14      |
|-------|------------------|---------------|-----------|-----------|
| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

. .

#### **CMPPS—Compare Packed Single-Precision Floating-Point Values**

| Opcode      | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                   |
|-------------|--------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| OF C2 /r ib | CMPPS xmm1,<br>xmm2/m128, imm8 | Α         | Valid          | Valid               | Compare packed single-<br>precision floating-point<br>values in <i>xmm2/mem</i> and <i>xmm1</i> using <i>imm8</i> as<br>comparison predicate. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |



# CMPS/CMPSB/CMPSW/CMPSD/CMPSQ—Compare String Operands

|   | Opcode     | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                          |
|---|------------|------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I | A6         | CMPS <i>m8, m8</i>           | A         | Valid          | Valid               | For legacy mode, compare byte at address DS:(E)SI with byte at address ES:(E)DI; For 64-bit mode compare byte at address (R E)SI to byte at address (R E)DI. The status flags are set accordingly.   |
| I | A7         | CMPS <i>m16</i> , <i>m16</i> | Α         | Valid          | Valid               | For legacy mode, compare word at address DS:(E)SI with word at address ES:(E)DI; For 64-bit mode compare word at address (R E)SI with word at address (R E)DI. The status flags are set accordingly. |
| I | A7         | CMPS <i>m32</i> , <i>m32</i> | Α         | Valid          | Valid               | For legacy mode, compare dword at address DS:(E)SI at dword at address ES:(E)DI; For 64-bit mode compare dword at address (R E)SI at dword at address (R E)DI. The status flags are set accordingly. |
| ı | REX.W + A7 | CMPS <i>m64</i> , <i>m64</i> | Α         | Valid          | N.E.                | Compares quadword at address (R E)SI with quadword at address (R E)DI and sets the status flags accordingly.                                                                                         |
| I | A6         | CMPSB                        | A         | Valid          | Valid               | For legacy mode, compare byte at address DS:(E)SI with byte at address ES:(E)DI; For 64-bit mode compare byte at address (R E)SI with byte at address (R E)DI. The status flags are set accordingly. |
| I | A7         | CMPSW                        | A         | Valid          | Valid               | For legacy mode, compare word at address DS:(E)SI with word at address ES:(E)DI; For 64-bit mode compare word at address (R E)SI with word at address (R E)DI. The status flags are set accordingly. |



| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                              |
|------------|-------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A7         | CMPSD       | Α         | Valid          | Valid               | For legacy mode, compare dword at address DS:(E)SI with dword at address ES:(E)DI; For 64-bit mode compare dword at address (R E)SI with dword at address (R E)DI. The status flags are set accordingly. |
| REX.W + A7 | CMPSQ       | Α         | Valid          | N.E.                | Compares quadword at address (R E)SI with quadword at address (R E)DI and sets the status flags accordingly.                                                                                             |

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

## CMPSD—Compare Scalar Double-Precision Floating-Point Values

| Opcode | Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                               |
|--------|-------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
|        | CMPSD xmm1,<br>xmm2/m64, imm8 | A         | Valid          | Valid               | Compare low double-<br>precision floating-point<br>value in <i>xmm2/m64</i> and <i>xmm1</i> using <i>imm8</i> as<br>comparison predicate. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |



#### CMPSS—Compare Scalar Single-Precision Floating-Point Values

| Opcode         | Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                               |
|----------------|-------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF C2 /r ib | CMPSS xmm1,<br>xmm2/m32, imm8 | Α         | Valid          | Valid               | Compare low single-<br>precision floating-point<br>value in <i>xmm2/m32</i> and <i>xmm1</i> using <i>imm8</i> as<br>comparison predicate. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

#### **Description**

Compares the low single-precision floating-point values in the source operand (second operand) and the destination operand (first operand) and returns the results of the comparison to the destination operand. The comparison predicate operand (third operand) specifies the type of comparison performed. The comparison result is a double-word mask of all 1s (comparison true) or all 0s (comparison false).

The source operand can be an XMM register or a 32-bit memory location. The destination operand is an XMM register. The result is stored in the low doubleword of the destination operand; the 3 high-order doublewords remain unchanged. The comparison predicate operand is an 8-bit immediate, the first 3 bits of which define the type of comparison to be made (see Table 3-15). Bits 3 through 7 of the immediate are reserved.

The unordered relationship is true when at least one of the two source operands being compared is a NaN; the ordered relationship is true when neither source operand is a NaN

A subsequent computational instruction that uses the mask result in the destination operand as an input operand will not generate a fault, since a mask of all 0s corresponds to a floating-point value of +0.0 and a mask of all 1s corresponds to a QNaN.

Some of the comparisons listed in Table 3-15 can be achieved only through software emulation. For these comparisons the program must swap the operands (copying registers when necessary to protect the data that will now be in the destination operand), and then perform the compare using a different predicate. The predicate to be used for these emulations is listed in Table 3-15 under the heading Emulation.

Compilers and assemblers may implement the following two-operand pseudo-ops in addition to the three-operand CMPSS instruction. See Table 3-19.



## **CMPXCHG—Compare and Exchange**

| Opcode             | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                   |
|--------------------|-----------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| OF BO/r            | CMPXCHG r/m8, r8      | Α         | Valid          | Valid*              | Compare AL with <i>r/m8</i> . If equal, ZF is set and <i>r8</i> is loaded into <i>r/m8</i> . Else, clear ZF and load <i>r/m8</i> into AL.     |
| REX + OF BO/r      | CMPXCHG<br>r/m8**,r8  | Α         | Valid          | N.E.                | Compare AL with <i>r/m8</i> . If equal, ZF is set and <i>r8</i> is loaded into <i>r/m8</i> . Else, clear ZF and load <i>r/m8</i> into AL.     |
| OF B1/ <i>r</i>    | CMPXCHG r/m16,<br>r16 | A         | Valid          | Valid*              | Compare AX with <i>r/m16</i> . If equal, ZF is set and <i>r16</i> is loaded into <i>r/m16</i> . Else, clear ZF and load <i>r/m16</i> into AX. |
| OF B1/ <i>r</i>    | CMPXCHG r/m32,<br>r32 | A         | Valid          | Valid*              | Compare EAX with r/m32. If equal, ZF is set and r32 is loaded into r/m32. Else, clear ZF and load r/m32 into EAX.                             |
| REX.W + OF<br>B1/r | CMPXCHG r/m64,<br>r64 | A         | Valid          | N.E.                | Compare RAX with r/m64. If equal, ZF is set and r64 is loaded into r/m64. Else, clear ZF and load r/m64 into RAX.                             |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |

<sup>\*</sup> See the IA-32 Architecture Compatibility section below.

 $<sup>^{**}</sup>$  In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



## CMPXCHG8B/CMPXCHG16B—Compare and Exchange Bytes

| Opcode                   | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                               |
|--------------------------|----------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| OF C7 /1 m64             | CMPXCHG8B <i>m64</i> | A         | Valid          | Valid*              | Compare EDX:EAX with <i>m64</i> . If equal, set ZF and load ECX:EBX into <i>m64</i> . Else, clear ZF and load <i>m64</i> into EDX:EAX.    |
| REX.W + OF C7<br>/1 m128 | CMPXCHG16B<br>m128   | A         | Valid          | N.E.                | Compare RDX:RAX with <i>m128</i> . If equal, set ZF and load RCX:RBX into <i>m128</i> . Else, clear ZF and load <i>m128</i> into RDX:RAX. |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | NA        | NA        | NA        |

. . .

# COMISD—Compare Scalar Ordered Double-Precision Floating-Point Values and Set EFLAGS

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                  |
|-------------|--------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2F /r | COMISD xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Compare low double-<br>precision floating-point<br>values in xmm1 and<br>xmm2/mem64 and set the<br>EFLAGS flags accordingly. |

#### **Instruction Operand Encoding**

| 0 | p/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|---|------|---------------|---------------|-----------|-----------|
|   | Α    | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

<sup>\*</sup>See IA-32 Architecture Compatibility section below.



# **COMISS—Compare Scalar Ordered Single-Precision Floating-Point Values** and Set EFLAGS

| Opcode   | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                |
|----------|--------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| OF 2F /r | COMISS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Compare low single-<br>precision floating-point<br>values in <i>xmm1</i> and<br><i>xmm2/mem32</i> and set the<br>EFLAGS flags accordingly. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

. .

#### **CPUID—CPU Identification**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                           |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF A2  | CPUID       | Α         | Valid          | Valid               | Returns processor identification and feature information to the EAX, EBX, ECX, and EDX registers, as determined by input entered in EAX (in some cases, ECX as well). |

#### **Instruction Operand Encoding**

| On /Fm | On a round 1 | On a round 2 | Onerend 2 | On a rand 4 |
|--------|--------------|--------------|-----------|-------------|
| Op/En  | Operand 1    | Operand 2    | Operand 3 | Operand 4   |
| Α      | NA           | NA           | NA        | NA          |



Table 3-20. Information Returned by CPUID Instruction (Continued)

| Initial EAX<br>Value | Information Provided about the Processor |                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                      | Basic CPUI                               | D Information                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                      |                                          |                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 8000001H             | EAX                                      | Extended Processor Signature and Feature Bits.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                      | EBX                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                      | ECX                                      | Bit 0: LAHF/SAHF available in 64-bit mode<br>Bits 31-1 Reserved                                                                                                                                                                                                                                                                                                         |  |  |  |  |
|                      | EDX                                      | Bits 10-0: Reserved Bit 11: SYSCALL/SYSRET available (when in 64-bit mode) Bits 19-12: Reserved = 0 Bit 20: Execute Disable Bit available Bits 25-21: Reserved = 0 Bit 26: 1-GByte pages are available if 1 Bit 27: RDTSCP and IA32_TSC_AUX are available if 1 Bits 28: Reserved = 0 Bit 29: Intel <sup>®</sup> 64 Architecture available if 1 Bits 31-30: Reserved = 0 |  |  |  |  |
|                      |                                          |                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |

. . .

Table 3-24. More on Feature Information Returned in the EDX Register

|       | Tubio e E | in more of the data of the office of the data of the d |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit # | Mnemonic  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 13    | PGE       | Page Global Bit. The global bit is supported in paging-structure entries that map a page, indicating TLB entries that are common to different processes and need not be flushed. The CR4.PGE bit controls this feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



#### CRC32 — Accumulate CRC32 Value

| Opcode                  | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                       |
|-------------------------|-------------------------|-----------|----------------|---------------------|-----------------------------------|
| F2 OF 38 F0 /r          | CRC32 <i>r32, r/m8</i>  | Α         | Valid          | Valid               | Accumulate CRC32 on <i>r/m8</i> . |
| F2 REX 0F 38<br>F0 /r   | CRC32 <i>r32, r/m8*</i> | Α         | Valid          | N.E.                | Accumulate CRC32 on r/m8.         |
| F2 OF 38 F1 /r          | CRC32 <i>r32, r/m16</i> | Α         | Valid          | Valid               | Accumulate CRC32 on r/m16.        |
| F2 OF 38 F1 /r          | CRC32 <i>r32, r/m32</i> | Α         | Valid          | Valid               | Accumulate CRC32 on r/m32.        |
| F2 REX.W 0F 38<br>F0 /r | CRC32 <i>r64, r/m8</i>  | Α         | Valid          | N.E.                | Accumulate CRC32 on r/m8.         |
| F2 REX.W OF 38<br>F1 /r | CRC32 <i>r64, r/m64</i> | Α         | Valid          | N.E.                | Accumulate CRC32 on r/m64.        |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# CVTDQ2PD—Convert Packed Dword Integers to Packed Double-Precision FP Values

| Opcode   | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                |
|----------|----------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| F3 OF E6 | CVTDQ2PD xmm1,<br>xmm2/m64 | A         | Valid          | Valid               | Convert two packed signed doubleword integers from xmm2/m128 to two packed double-precision floating-point values in xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

 $<sup>^*</sup>$ In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



# CVTDQ2PS—Convert Packed Dword Integers to Packed Single-Precision FP Values

| Opcode           | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                 |
|------------------|-----------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| OF 5B / <i>r</i> | CVTDQ2PS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Convert four packed signed doubleword integers from <i>xmm2/m128</i> to four packed single-precision floating-point values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## CVTPD2DQ—Convert Packed Double-Precision FP Values to Packed Dword Integers

| Opcode   | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                               |
|----------|-----------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF E6 | CVTPD2DQ xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Convert two packed double-precision floating-point values from <i>xmm2/m128</i> to two packed signed doubleword integers in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **CVTPD2PI—Convert Packed Double-Precision FP Values to Packed Dword Integers**

| Opcode      | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                            |
|-------------|-----------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2D /r | CVTPD2PI <i>mm</i> ,<br><i>xmm/m128</i> | Α         | Valid          | Valid               | Convert two packed double-precision floating-point values from <i>xmm/m128</i> to two packed signed doubleword integers in <i>mm</i> . |



| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

# CVTPD2PS—Convert Packed Double-Precision FP Values to Packed Single-Precision FP Values

| Opcode      | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                         |
|-------------|-----------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 5A /r | CVTPD2PS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Convert two packed double-precision floating-point values in <i>xmm2/m128</i> to two packed single-precision floating-point values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **CVTPI2PD—Convert Packed Dword Integers to Packed Double-Precision FP Values**

| Opcode      | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                              |
|-------------|-----------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2A /r | CVTPI2PD <i>xmm</i> ,<br><i>mm/m64*</i> | A         | Valid          | Valid               | Convert two packed signed doubleword integers from mm/mem64 to two packed double-precision floating-point values in xmm. |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

<sup>\*</sup>Operation is different for different operand sets; see the Description section.



# CVTPI2PS—Convert Packed Dword Integers to Packed Single-Precision FP Values

| Opcode   | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                              |
|----------|--------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| OF 2A /r | CVTPI2PS xmm,<br>mml m64 | A         | Valid          | Valid               | Convert two signed doubleword integers from <i>mml m64</i> to two single-precision floating-point values in <i>xmm</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **CVTPS2DQ—Convert Packed Single-Precision FP Values to Packed Dword Integers**

| Opcode      | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                 |
|-------------|-----------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 5B /r | CVTPS2DQ xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Convert four packed single-precision floating-point values from <i>xmm2/m128</i> to four packed signed doubleword integers in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## CVTPS2PD—Convert Packed Single-Precision FP Values to Packed Double-Precision FP Values

| Opcode   | Instruction                               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                        |
|----------|-------------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 5A /r | CVTPS2PD <i>xmm1</i> ,<br><i>xmm2/m64</i> | Α         | Valid          | Valid               | Convert two packed single-precision floating-point values in <i>xmm2/m64</i> to two packed double-precision floating-point values in <i>xmm1</i> . |



| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## CVTPS2PI—Convert Packed Single-Precision FP Values to Packed Dword Integers

| Opcode           | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                           |
|------------------|--------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| OF 2D / <i>r</i> | CVTPS2PI <i>mm,</i><br>xmm/m64 | Α         | Valid          | Valid               | Convert two packed single-precision floating-point values from <i>xmm/m64</i> to two packed signed doubleword integers in <i>mm</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### CVTSD2SI—Convert Scalar Double-Precision FP Value to Integer

| Opcode            | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                          |
|-------------------|----------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 2D /r       | CVTSD2SI <i>r32</i> ,<br>xmm/m64 | Α         | Valid          | Valid               | Convert one double-precision floating-point value from <i>xmm/m64</i> to one signed doubleword integer <i>r32</i> .                                  |
| F2 REX.W OF 2D /r | CVTSD2SI r64,<br>xmm/m64         | A         | Valid          | N.E.                | Convert one double-<br>precision floating-point<br>value from <i>xmm/m64</i> to<br>one signed quadword<br>integer sign-extended into<br><i>r64</i> . |

#### **Instruction Operand Encoding**

|       |               | •             |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



# **CVTSD2SS—Convert Scalar Double-Precision FP Value to Scalar Single-Precision FP Value**

| Opcode      | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                        |
|-------------|----------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 5A /r | CVTSD2SS xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Convert one double-precision floating-point value in <i>xmm2/m64</i> to one single-precision floating-point value in <i>xmm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

..

## CVTSI2SD—Convert Dword Integer to Scalar Double-Precision FP Value

| Opcode         | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                        |
|----------------|--------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------|
| F2 OF 2A /r    | CVTSI2SD <i>xmm</i> ,<br>r/m32 | A         | Valid          | Valid               | Convert one signed doubleword integer from $r/m32$ to one double-precision floating-point value in $xmm$ .         |
| F2 REX.W OF 2A | CVTSI2SD <i>xmm</i> ,<br>r/m64 | Α         | Valid          | N.E.                | Convert one signed quadword integer from <i>r/m64</i> to one double-precision floating-point value in <i>xmm</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



## CVTSI2SS—Convert Dword Integer to Scalar Single-Precision FP Value

| Opcode               | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                |
|----------------------|--------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------|
| F3 OF 2A / <i>r</i>  | CVTSI2SS <i>xmm</i> ,<br>r/m32 | Α         | Valid          | Valid               | Convert one signed doubleword integer from $r/m32$ to one single-precision floating-point value in $xmm$ . |
| F3 REX.W OF 2A<br>/r | CVTSI2SS <i>xmm</i> ,<br>r/m64 | Α         | Valid          | N.E.                | Convert one signed quadword integer from $r/m64$ to one single-precision floating-point value in $xmm$ .   |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. .

## **CVTSS2SD—Convert Scalar Single-Precision FP Value to Scalar Double-Precision FP Value**

| Opcode      | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                        |
|-------------|----------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 5A /r | CVTSS2SD xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Convert one single-precision floating-point value in <i>xmm2/m32</i> to one double-precision floating-point value in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## VTSS2SI—Convert Scalar Single-Precision FP Value to Dword Integer

| Opcode               | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                            |
|----------------------|-----------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------|
| F3 OF 2D /r          | CVTSS2SI <i>r32</i> ,<br><i>xmm/m32</i> | A         | Valid          | Valid               | Convert one single-precision floating-point value from <i>xmm/m32</i> to one signed doubleword integer in <i>r32</i> . |
| F3 REX.W OF 2D<br>/r | CVTSS2SI r64,<br>xmm/m32                | А         | Valid          | N.E.                | Convert one single-precision floating-point value from <i>xmm/m32</i> to one signed quadword integer in <i>r64</i> .   |



| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## CVTTPD2DQ—Convert with Truncation Packed Double-Precision FP Values to Packed Dword Integers

| Opcode   | Instruction                     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                               |
|----------|---------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF E6 | CVTTPD2DQ<br>xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Convert two packed double-precision floating-point values from <i>xmm2/m128</i> to two packed signed doubleword integers in <i>xmm1</i> using truncation. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## CVTTPD2PI—Convert with Truncation Packed Double-Precision FP Values to Packed Dword Integers

| Opcode      | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                            |
|-------------|-----------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2C /r | CVTTPD2PI <i>mm</i> ,<br>xmm/m128 | A         | Valid          | Valid               | Convert two packer double-precision floating-point values from <i>xmm/m128</i> to two packed signed doubleword integers in <i>mm</i> using truncation. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



CVTTPS2DQ—Convert with Truncation Packed Single-Precision FP Values to Packed Dword Integers

| Opcode      | Instruction                     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                     |
|-------------|---------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 5B /r | CVTTPS2DQ<br>xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Convert four single-<br>precision floating-point<br>values from xmm2/m128 to<br>four signed doubleword<br>integers in xmm1 using<br>truncation. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

CVTTPS2PI—Convert with Truncation Packed Single-Precision FP Values to Packed Dword Integers

| Opcode   | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                    |
|----------|-----------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 2C /r | CVTTPS2PI <i>mm</i> ,<br><i>xmm/m64</i> | A         | Valid          | Valid               | Convert two single-<br>precision floating-point<br>values from <i>xmm/m64</i> to<br>two signed doubleword<br>signed integers in <i>mm</i> using<br>truncation. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



# **CVTTSD2SI—Convert with Truncation Scalar Double-Precision FP Value to Signed Integer**

| Opcode         | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                            |
|----------------|------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| F2 OF 2C /r    | CVTTSD2SI <i>r32</i> ,<br>xmm/m64        | A         | Valid          | Valid               | Convert one double-<br>precision floating-point<br>value from <i>xmm/m64</i> to<br>one signed doubleword<br>integer in <i>r32</i> using<br>truncation. |
| F2 REX.W OF 2C | CVTTSD2SI <i>r64</i> ,<br><i>xmm/m64</i> | Α         | Valid          | N.E.                | Convert one double precision floating-point value from <i>xmm/m64</i> to one signedquadword integer in <i>r64</i> using truncation.                    |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. .

# **CVTTSS2SI—Convert with Truncation Scalar Single-Precision FP Value to Dword Integer**

| Opcode               | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                            |
|----------------------|------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 2C /r          | CVTTSS2SI <i>r32</i> ,<br>xmml m32 | A         | Valid          | Valid               | Convert one single-precision floating-point value from <i>xmm/m32</i> to one signed doubleword integer in <i>r32</i> using truncation. |
| F3 REX.W OF 2C<br>/r | CVTTSS2SI <i>r64</i> ,<br>xmm/ m32 | A         | Valid          | N.E.                | Convert one single-precision floating-point value from xmm/m32 to one signed quadword integer in r64 using truncation.                 |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



# CWD/CDQ/CQO—Convert Word to Doubleword/Convert Doubleword to Quadword

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|------------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| 99         | CWD         | Α         | Valid          | Valid               | $DX\text{:}AX \leftarrow sign\text{-}extend \; of \; AX.$ |
| 99         | CDQ         | Α         | Valid          | Valid               | EDX:EAX $\leftarrow$ sign-extend of EAX.                  |
| REX.W + 99 | CQO         | Α         | Valid          | N.E.                | RDX:RAX← sign-extend of RAX.                              |

#### **Instruction Operand Encoding**

|       |           | <u> </u>  |           |           |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **DAA—Decimal Adjust AL after Addition**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                       |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------|
| 27     | DAA         | Α         | Invalid        | Valid               | Decimal adjust AL after addition. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### DAS—Decimal Adjust Al. after Subtraction

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                          |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------|
| 2F     | DAS         | Α         | Invalid        | Valid               | Decimal adjust AL after subtraction. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



## **DEC—Decrement by 1**

| Opcode        | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description           |
|---------------|-------------------|-----------|----------------|---------------------|-----------------------|
| FE /1         | DEC r/m8          | Α         | Valid          | Valid               | Decrement r/m8 by 1.  |
| REX + FE /1   | DEC <i>r/m8</i> * | Α         | Valid          | N.E.                | Decrement r/m8 by 1.  |
| FF /1         | DEC <i>r/m16</i>  | Α         | Valid          | Valid               | Decrement r/m16 by 1. |
| FF /1         | DEC <i>r/m32</i>  | Α         | Valid          | Valid               | Decrement r/m32 by 1. |
| REX.W + FF /1 | DEC <i>r/m64</i>  | Α         | Valid          | N.E.                | Decrement r/m64 by 1. |
| 48+rw         | DEC <i>r16</i>    | В         | N.E.           | Valid               | Decrement r16 by 1.   |
| 48+rd         | DEC <i>r32</i>    | В         | N.E.           | Valid               | Decrement r32 by 1.   |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | NA        | NA        | NA        |
| В     | reg (r, w)       | NA        | NA        | NA        |

. . .

## **DIV**—Unsigned Divide

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                       |
|---------------|-----------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| F6 /6         | DIV r/m8              | Α         | Valid          | Valid               | Unsigned divide AX by $r/m8$ , with result stored in AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.         |
| REX + F6 /6   | DIV r/m8 <sup>*</sup> | Α         | Valid          | N.E.                | Unsigned divide AX by $r/m8$ , with result stored in AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.         |
| F7 /6         | DIV <i>r/m16</i>      | Α         | Valid          | Valid               | Unsigned divide DX:AX by $r/m16$ , with result stored in AX $\leftarrow$ Quotient, DX $\leftarrow$ Remainder.     |
| F7 /6         | DIV <i>r/m32</i>      | Α         | Valid          | Valid               | Unsigned divide EDX:EAX by $r/m32$ , with result stored in EAX $\leftarrow$ Quotient, EDX $\leftarrow$ Remainder. |
| REX.W + F7 /6 | DIV r/m64             | Α         | Valid          | N.E.                | Unsigned divide RDX:RAX by $r/m64$ , with result stored in RAX $\leftarrow$ Quotient, RDX $\leftarrow$ Remainder. |

#### NOTES:

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |

. .

#### **DIVPD—Divide Packed Double-Precision Floating-Point Values**

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                           |
|-------------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 5E /r | DIVPD xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Divide packed double-<br>precision floating-point<br>values in <i>xmm1</i> by packed<br>double-precision floating-<br>point values <i>xmm2/m128</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## **DIVPS—Divide Packed Single-Precision Floating-Point Values**

| Opcode           | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                           |
|------------------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 5E / <i>r</i> | DIVPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Divide packed single-<br>precision floating-point<br>values in <i>xmm1</i> by packed<br>single-precision floating-<br>point values <i>xmm2/m128</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## **DIVSD—Divide Scalar Double-Precision Floating-Point Values**

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                         |
|-------------|-------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------|
| F2 OF 5E /r | DIVSD xmm1,<br>xmm2/m64 | A         | Valid          | Valid               | Divide low double-precision floating-point value n xmm1 by low double-precision floating-point value in xmm2/mem64. |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

## **DIVSS—Divide Scalar Single-Precision Floating-Point Values**

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                       |
|-------------|-------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 5E /r | DIVSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Divide low single-precision floating-point value in <i>xmm1</i> by low single-precision floating-point value in <i>xmm2/m32</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## DPPD — Dot Product of Packed Double Precision Floating-Point Values

| Opcode               | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                           |
|----------------------|----------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 41 /r<br>ib | DPPD xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Selectively multiply packed DP floating-point values from xmm1 with packed DP floating-point values from xmm2, add and selectively store the packed DP floating-point values to xmm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |



## DPPS — Dot Product of Packed Single Precision Floating-Point Values

| Opcode               | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                                                 |
|----------------------|----------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 40 /r<br>ib | DPPS xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Selectively multiply packed SP floating-point values from <i>xmm1</i> with packed SP floating-point values from <i>xmm2</i> , add and selectively store the packed SP floating-point values or zero values to <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

. . .

#### **EMMS—Empty MMX Technology State**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                        |
|--------|-------------|-----------|----------------|---------------------|------------------------------------|
| OF 77  | EMMS        | Α         | Valid          | Valid               | Set the x87 FPU tag word to empty. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **ENTER—Make Stack Frame for Procedure Parameters**

| Opcode          | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                  |
|-----------------|------------------------------------|-----------|----------------|---------------------|----------------------------------------------|
| C8 <i>iw</i> 00 | ENTER imm16, 0                     | Α         | Valid          | Valid               | Create a stack frame for a procedure.        |
| C8 <i>iw</i> 01 | ENTER imm16,1                      | Α         | Valid          | Valid               | Create a nested stack frame for a procedure. |
| C8 iw ib        | ENTER <i>imm16,</i><br><i>imm8</i> | Α         | Valid          | Valid               | Create a nested stack frame for a procedure. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| А     | iw        | imm8      | NA        | NA        |



#### EXTRACTPS — Extract Packed Single Precision Floating-Point Value

| Opcode               | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                            |
|----------------------|-------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 17<br>/r ib | EXTRACTPS<br>reg/m32, xmm2,<br>imm8 | A         | Valid          | Valid               | Extract a single-precision floating-point value from xmm2 at the source offset specified by imm8 and store the result to reg or m32. The upper 32 bits of r64 is zeroed if reg is r64. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |

. .

#### FSAVE/FNSAVE—Store x87 FPU State

. . .

#### IA-32 Architecture Compatibility

For Intel math coprocessors and FPUs prior to the Intel Pentium processor, an FWAIT instruction should be executed before attempting to read from the memory image stored with a prior FSAVE/FNSAVE instruction. This FWAIT instruction helps ensure that the storage operation has been completed.

When operating a Pentium or Intel486 processor in MS-DOS compatibility mode, it is possible (under unusual circumstances) for an FNSAVE instruction to be interrupted prior to being executed to handle a pending FPU exception. See the section titled "No-Wait FPU Instructions Can Get FPU Interrupt in Window" in Appendix D of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for a description of these circumstances. An FNSAVE instruction cannot be interrupted in this way on a Pentium 4, Intel Xeon, or P6 family processor.



## FXRSTOR—Restore x87 FPU, MMX, XMM, and MXCSR State

| Opcode         | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |
|----------------|-----------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|
| OF AE /1       | FXRSTOR<br>m512byte   | Α         | Valid          | Valid               | Restore the x87 FPU, MMX, XMM, and MXCSR register state from <i>m512byte</i> . |
| REX.W+ OF AE / | FXRSTOR64<br>m512byte | Α         | Valid          | N.E.                | Restore the x87 FPU, MMX, XMM, and MXCSR register state from <i>m512byte</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. . .

## FXSAVE—Save x87 FPU, MMX Technology, and SSE State

| Opcode              | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                     |
|---------------------|----------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------|
| OF AE /O            | FXSAVE<br>m512byte   | Α         | Valid          | Valid               | Save the x87 FPU, MMX,<br>XMM, and MXCSR register<br>state to <i>m512byte</i> . |
| REX.W+ OF AE /<br>O | FXSAVE64<br>m512byte | Α         | Valid          | N.E.                | Save the x87 FPU, MMX,<br>XMM, and MXCSR register<br>state to <i>m512byte</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |

. . .

## HADDPD—Packed Double-FP Horizontal Add

| Opcode      | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                          |
|-------------|-----------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------|
| 66 OF 7C /r | HADDPD <i>xmm1,</i><br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Horizontal add packed double-precision floating-point values from xmm2/m128 to xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



HADDPS—Packed Single-FP Horizontal Add

| Opcode      | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                          |
|-------------|---------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------|
| F2 0F 7C /r | HADDPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Horizontal add packed single-precision floating-point values from xmm2/m128 to xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

...

#### **HLT**—Halt

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description |
|--------|-------------|-----------|----------------|---------------------|-------------|
| F4     | HLT         | Α         | Valid          | Valid               | Halt        |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **HSUBPD—Packed Double-FP Horizontal Subtract**

| Opcode      | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                               |
|-------------|---------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------|
| 66 0F 7D /r | HSUBPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Horizontal subtract packed double-precision floating-point values from xmm2/m128 to xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

#### **HSUBPS—Packed Single-FP Horizontal Subtract**

| Opcode      | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                               |
|-------------|------------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------|
| F2 OF 7D /r | HSUBPS <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Horizontal subtract packed single-precision floating-point values from xmm2/m128 to xmm1. |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## **IDIV—Signed Divide**

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                     |
|---------------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| F6 /7         | IDIV r/m8   | Α         | Valid          | Valid               | Signed divide AX by $r/m8$ , with result stored in: AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.        |
| REX + F6 /7   | IDIV r/m8*  | Α         | Valid          | N.E.                | Signed divide AX by $r/m8$ , with result stored in AL $\leftarrow$ Quotient, AH $\leftarrow$ Remainder.         |
| F7 /7         | IDIV r/m16  | Α         | Valid          | Valid               | Signed divide DX:AX by $r/m16$ , with result stored in AX $\leftarrow$ Quotient, DX $\leftarrow$ Remainder.     |
| F7 /7         | IDIV r/m32  | Α         | Valid          | Valid               | Signed divide EDX:EAX by $r/m32$ , with result stored in EAX $\leftarrow$ Quotient, EDX $\leftarrow$ Remainder. |
| REX.W + F7 /7 | IDIV r/m64  | Α         | Valid          | N.E.                | Signed divide RDX:RAX by $r/m64$ , with result stored in RAX $\leftarrow$ Quotient, RDX $\leftarrow$ Remainder. |

#### NOTES:

## **Instruction Operand Encoding**

|       |               | <u> </u>  |           |           |
|-------|---------------|-----------|-----------|-----------|
| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



## **IMUL—Signed Multiply**

| Opcode           | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|------------------|----------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| F6 /5            | IMUL r/m8*                       | Α         | Valid          | Valid               | AX← AL * <i>r/m</i> byte.                                       |
| F7 /5            | IMUL r/m16                       | Α         | Valid          | Valid               | $DX : AX \leftarrow AX * r/m  word.$                            |
| F7 /5            | IMUL <i>r/m32</i>                | Α         | Valid          | Valid               | EDX:EAX $\leftarrow$ EAX * $r/m$ 32.                            |
| REX.W + F7 /5    | IMUL r/m64                       | Α         | Valid          | N.E.                | RDX:RAX $\leftarrow$ RAX * $r/m64$ .                            |
| OF AF /r         | IMUL <i>r16, r/m16</i>           | В         | Valid          | Valid               | word register ← word register * <i>r/m</i> 16.                  |
| OF AF /r         | IMUL <i>r32, r/m32</i>           | В         | Valid          | Valid               | doubleword register ← doubleword register * r/m32.              |
| REX.W + OF AF    | IMUL <i>r64, r/m64</i>           | В         | Valid          | N.E.                | Quadword register ← Quadword register * r/m64.                  |
| 6B /r ib         | IMUL <i>r16, r/m16,</i><br>imm8  | С         | Valid          | Valid               | word register ← r/m16 * sign-extended immediate byte.           |
| 6B /r ib         | IMUL <i>r32, r/m32,</i><br>imm8  | С         | Valid          | Valid               | doubleword register ← r/m32 * sign-extended immediate byte.     |
| REX.W + 6B /r ib | IMUL r64, r/m64,<br>imm8         | С         | Valid          | N.E.                | Quadword register ← r/m64<br>* sign-extended immediate<br>byte. |
| 69 /r iw         | IMUL <i>r16, r/m16,</i><br>imm16 | С         | Valid          | Valid               | word register ← r/m16 * immediate word.                         |
| 69 /r id         | IMUL <i>r32, r/m32,</i><br>imm32 | С         | Valid          | Valid               | doubleword register ← r/m32* immediate doubleword.              |
| REX.W + 69 /r id | IMUL <i>r64, r/m64,</i><br>imm32 | С         | Valid          | N.E.                | Quadword register ← r/m64<br>* immediate doubleword.            |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3  | Operand 4 |
|-------|------------------|---------------|------------|-----------|
| Α     | ModRM:r/m (r, w) | NA            | NA         | NA        |
| В     | ModRM:reg (r, w) | ModRM:r/m (r) | NA         | NA        |
| С     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8/16/32 | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



## **IN—Input from Port**

| Opcode       | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|--------------|----------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| E4 <i>ib</i> | IN AL, i <i>mm8</i>  | Α         | Valid          | Valid               | Input byte from <i>imm8</i> I/O port address into AL.   |
| E5 <i>ib</i> | IN AX, i <i>mm8</i>  | Α         | Valid          | Valid               | Input word from <i>imm8</i> I/O port address into AX.   |
| E5 <i>ib</i> | IN EAX, i <i>mm8</i> | Α         | Valid          | Valid               | Input dword from <i>imm8</i> I/O port address into EAX. |
| EC           | IN AL,DX             | В         | Valid          | Valid               | Input byte from I/O port in DX into AL.                 |
| ED           | IN AX,DX             | В         | Valid          | Valid               | Input word from I/O port in DX into AX.                 |
| ED           | IN EAX,DX            | В         | Valid          | Valid               | Input doubleword from I/O port in DX into EAX.          |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | imm8      | NA        | NA        | NA        |
| В     | NA        | NA        | NA        | NA        |

. . .

## INC—Increment by 1

| Opcode        | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
|---------------|-------------------|-----------|----------------|---------------------|---------------------------------------|
| FE /0         | INC r/m8          | Α         | Valid          | Valid               | Increment <i>r/m</i> byte by 1.       |
| REX + FE /O   | INC <i>r/m8</i> * | Α         | Valid          | N.E.                | Increment <i>r/m</i> byte by 1.       |
| FF /O         | INC <i>r/m16</i>  | Α         | Valid          | Valid               | Increment <i>r/m</i> word by 1.       |
| FF /0         | INC <i>r/m32</i>  | Α         | Valid          | Valid               | Increment <i>r/m</i> doubleword by 1. |
| REX.W + FF /0 | INC <i>r/m64</i>  | Α         | Valid          | N.E.                | Increment $r/m$ quadword by 1.        |
| 40+ rw**      | INC <i>r16</i>    | В         | N.E.           | Valid               | Increment word register by 1.         |
| 40+ <i>rd</i> | INC <i>r32</i>    | В         | N.E.           | Valid               | Increment doubleword register by 1.   |

#### NOTES:

- \* In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.
- \*\* 40H through 47H are REX prefixes in 64-bit mode.



| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | NA        | NA        | NA        |
| В     | reg (r, w)       | NA        | NA        | NA        |

. .

## INS/INSB/INSW/INSD—Input from Port to String

| Opcode | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                         |
|--------|---------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------|
| 6C     | INS <i>m8</i> , DX  | Α         | Valid          | Valid               | Input byte from I/O port<br>specified in DX into memory<br>location specified in ES:(E)DI<br>or RDI.*               |
| 6D     | INS <i>m16</i> , DX | Α         | Valid          | Valid               | Input word from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup>            |
| 6D     | INS <i>m32</i> , DX | Α         | Valid          | Valid               | Input doubleword from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup>      |
| 6C     | INSB                | Α         | Valid          | Valid               | Input byte from I/O port<br>specified in DX into memory<br>location specified with<br>ES:(E)DI or RDI. <sup>1</sup> |
| 6D     | INSW                | Α         | Valid          | Valid               | Input word from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup>            |
| 6D     | INSD                | Α         | Valid          | Valid               | Input doubleword from I/O port specified in DX into memory location specified in ES:(E)DI or RDI. <sup>1</sup>      |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

• • •

<sup>\*</sup> In 64-bit mode, only 64-bit (RDI) and 32-bit (EDI) address sizes are supported. In non-64-bit mode, only 32-bit (EDI) and 16-bit (DI) address sizes are supported.



## **INSERTPS** — Insert Packed Single Precision Floating-Point Value

| Opcode               | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                                                                        |
|----------------------|----------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 21 /r<br>ib | INSERTPS xmm1,<br>xmm2/m32, imm8 | A         | Valid          | Valid               | Insert a single precision floating-point value selected by <i>imm8</i> from <i>xmm2/m32</i> into xmm1 at the specified destination element specified by <i>imm8</i> and zero out destination elements in <i>xmm1</i> as indicated in <i>imm8</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

. . .

## INT n/INTO/INT 3—Call to Interrupt Procedure

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                          |
|--------|-------------|-----------|----------------|---------------------|------------------------------------------------------|
| CC     | INT 3       | Α         | Valid          | Valid               | Interrupt 3—trap to debugger.                        |
| CD ib  | INT imm8    | В         | Valid          | Valid               | Interrupt vector number specified by immediate byte. |
| CE     | INTO        | Α         | Invalid        | Valid               | Interrupt 4—if overflow flag is 1.                   |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |
| В     | imm8      | NA        | NA        | NA        |

. . .

#### Operation

The following operational description applies not only to the INT n and INTO instructions, but also to external interrupts and exceptions.

```
IF PE = 0 
THEN 
GOTO REAL-ADDRESS-MODE; 
ELSE (* PE = 1 *)
```



```
IF (VM = 1 and IOPL < 3 AND INT n)
             THEN
                  #GP(0):
             ELSE (* Protected mode, IA-32e mode, or virtual-8086 mode interrupt *)
                  IF (IA32\_EFER.LMA = 0)
                      THEN (* Protected mode, or virtual-8086 mode interrupt *)
                           GOTO PROTECTED-MODE:
                  ELSE (* IA-32e mode interrupt *)
                      GOTO IA-32e-MODE;
                  FI;
        FI;
FI;
REAL-ADDRESS-MODE:
   IF ((vector_number * 4) + 3) is not within IDT limit
        THEN #GP; FI;
   IF stack not large enough for a 6-byte return information
        THEN #SS; FI;
   Push (EFLAGS[15:0]);
   IF \leftarrow 0; (* Clear interrupt flag *)
   TF \leftarrow 0; (* Clear trap flag *)
   AC \leftarrow 0; (* Clear AC flag *)
   Push(CS);
   Push(IP);
   (* No error codes are pushed *)
   CS \leftarrow IDT(Descriptor (vector\_number * 4), selector));
   EIP ← IDT(Descriptor (vector_number * 4), offset)); (* 16 bit offset AND 0000FFFFH *)
END;
PROTECTED-MODE:
   IF ((vector_number * 8) + 7) is not within IDT limits
   or selected IDT descriptor is not an interrupt-, trap-, or task-gate type
        THEN \#GP((vector\_number * 8) + 2 + EXT); FI;
        (* EXT is bit 0 in error code *)
   IF software interrupt (* Generated by INT n, INT 3, or INTO *)
        THEN
             IF gate descriptor DPL < CPL
                  THEN \#GP((vector\_number * 8) + 2); FI;
                  (* PE = 1, DPL<CPL, software interrupt *)
   FI;
   IF gate not present
        THEN \#NP((vector\_number * 8) + 2 + EXT); FI;
   IF task gate (* Specified in the selected interrupt table descriptor *)
        THEN GOTO TASK-GATE;
        ELSE GOTO TRAP-OR-INTERRUPT-GATE; (* PE = 1, trap/interrupt gate *)
   FI;
END;
IA-32e-MODE:
   IF ((vector_number * 16) + 15) is not in IDT limits
   or selected IDT descriptor is not an interrupt-, or trap-gate type
        THEN #GP((vector_number « 3) + 2 + EXT);
        (* EXT is bit 0 in error code *)
```



```
FI;

IF software interrupt (* Generated by INT n, INT 3, but not INTO *)

THEN

IF gate descriptor DPL < CPL

THEN #GP((vector_number « 3) + 2);

(* PE = 1, DPL < CPL, software interrupt *)

FI;

ELSE (* Generated by INTO *)

#UD;

FI;

IF gate not present

THEN #NP((vector_number « 3) + 2 + EXT);

FI;

IF ((vector_number * 16)[IST] ≠ 0)

NewRSP ← TSS[ISTx]; FI;

GOTO TRAP-OR-INTERRUPT-GATE; (* Trap/interrupt gate *)

END;

...
```



#### **INVD—Invalidate Internal Caches**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                  |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------|
| OF 08  | INVD        | Α         | Valid          | Valid               | Flush internal caches; initiate flushing of external caches. |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **INVLPG—Invalidate TLB Entry**

| Opcode  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                            |
|---------|-------------|-----------|----------------|---------------------|--------------------------------------------------------|
| OF 01/7 | INVLPG m    | A         | Valid          | Valid               | Invalidate TLB Entry for page that contains <i>m</i> . |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. . .

## **IRET/IRETD—Interrupt Return**

|            | micon apt note |           |                |                     |                                         |
|------------|----------------|-----------|----------------|---------------------|-----------------------------------------|
| Opcode     | Instruction    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                             |
| CF         | IRET           | Α         | Valid          | Valid               | Interrupt return (16-bit operand size). |
| CF         | IRETD          | Α         | Valid          | Valid               | Interrupt return (32-bit operand size). |
| REX.W + CF | IRETQ          | Α         | Valid          | N.E.                | Interrupt return (64-bit operand size). |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

<sup>\*</sup> See the IA-32 Architecture Compatibility section below.

<sup>\*</sup> See the IA-32 Architecture Compatibility section below.



## J*cc*—Jump if Condition Is Met

| •            |                 |           |                |                     |                                                               |
|--------------|-----------------|-----------|----------------|---------------------|---------------------------------------------------------------|
| Opcode       | Instruction     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                   |
| 77 <i>cb</i> | JA <i>rel8</i>  | Α         | Valid          | Valid               | Jump short if above (CF=0 and ZF=0).                          |
| 73 <i>cb</i> | JAE <i>rel8</i> | Α         | Valid          | Valid               | Jump short if above or equal (CF=0).                          |
| 72 <i>cb</i> | JB rel8         | Α         | Valid          | Valid               | Jump short if below (CF=1).                                   |
| 76 <i>cb</i> | JBE <i>rel8</i> | Α         | Valid          | Valid               | Jump short if below or equal (CF=1 or ZF=1).                  |
| 72 <i>cb</i> | JC <i>rel8</i>  | Α         | Valid          | Valid               | Jump short if carry (CF=1).                                   |
| E3 <i>cb</i> | JCXZ rel8       | Α         | N.E.           | Valid               | Jump short if CX register is 0.                               |
| E3 <i>cb</i> | JECXZ rel8      | Α         | Valid          | Valid               | Jump short if ECX register is 0.                              |
| E3 <i>cb</i> | JRCXZ rel8      | Α         | Valid          | N.E.                | Jump short if RCX register is 0.                              |
| 74 <i>cb</i> | JE <i>rel8</i>  | Α         | Valid          | Valid               | Jump short if equal (ZF=1).                                   |
| 7F cb        | JG rel8         | Α         | Valid          | Valid               | Jump short if greater (ZF=0 and SF=OF).                       |
| 7D <i>cb</i> | JGE rel8        | Α         | Valid          | Valid               | Jump short if greater or equal (SF=OF).                       |
| 7C <i>cb</i> | JL <i>rel8</i>  | Α         | Valid          | Valid               | Jump short if less (SF≠ OF).                                  |
| 7E <i>cb</i> | JLE rel8        | Α         | Valid          | Valid               | Jump short if less or equal $(ZF=1 \text{ or } SF \neq OF)$ . |
| 76 <i>cb</i> | JNA <i>rel8</i> | Α         | Valid          | Valid               | Jump short if not above (CF=1 or ZF=1).                       |
| 72 <i>cb</i> | JNAE rel8       | Α         | Valid          | Valid               | Jump short if not above or equal (CF=1).                      |
| 73 <i>cb</i> | JNB rel8        | Α         | Valid          | Valid               | Jump short if not below (CF=0).                               |
| 77 <i>cb</i> | JNBE rel8       | Α         | Valid          | Valid               | Jump short if not below or equal (CF=0 and ZF=0).             |
| 73 <i>cb</i> | JNC rel8        | Α         | Valid          | Valid               | Jump short if not carry (CF=0).                               |
| 75 <i>cb</i> | JNE rel8        | Α         | Valid          | Valid               | Jump short if not equal (ZF=0).                               |
| 7E <i>cb</i> | JNG rel8        | Α         | Valid          | Valid               | Jump short if not greater (ZF=1 or SF≠ OF).                   |
| 7C <i>cb</i> | JNGE rel8       | Α         | Valid          | Valid               | Jump short if not greater or equal (SF≠ OF).                  |
| 7D <i>cb</i> | JNL rel8        | Α         | Valid          | Valid               | Jump short if not less (SF=OF).                               |
| 7F <i>cb</i> | JNLE rel8       | Α         | Valid          | Valid               | Jump short if not less or equal (ZF=0 and SF=0F).             |
| •            |                 |           |                |                     |                                                               |



|   | Opcode          | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|---|-----------------|------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------|
| I | 71 <i>cb</i>    | JNO rel8         | Α         | Valid          | Valid               | Jump short if not overflow (OF=0).                                        |
| I | 7B <i>cb</i>    | JNP rel8         | Α         | Valid          | Valid               | Jump short if not parity (PF=0).                                          |
| I | 79 <i>cb</i>    | JNS rel8         | Α         | Valid          | Valid               | Jump short if not sign (SF=0).                                            |
| I | 75 <i>cb</i>    | JNZ rel8         | Α         | Valid          | Valid               | Jump short if not zero (ZF=0).                                            |
| I | 70 <i>cb</i>    | JO <i>rel8</i>   | Α         | Valid          | Valid               | Jump short if overflow (OF=1).                                            |
| I | 7A <i>cb</i>    | JP <i>rel8</i>   | Α         | Valid          | Valid               | Jump short if parity (PF=1).                                              |
| I | 7A <i>cb</i>    | JPE rel8         | Α         | Valid          | Valid               | Jump short if parity even (PF=1).                                         |
| I | 7B <i>cb</i>    | JPO rel8         | Α         | Valid          | Valid               | Jump short if parity odd (PF=0).                                          |
| I | 78 <i>cb</i>    | JS rel8          | Α         | Valid          | Valid               | Jump short if sign (SF=1).                                                |
| I | 74 <i>cb</i>    | JZ <i>rel8</i>   | Α         | Valid          | Valid               | Jump short if zero (ZF $\leftarrow$ 1).                                   |
| 1 | OF 87 <i>cw</i> | JA rel16         | Α         | N.S.           | Valid               | Jump near if above (CF=0 and ZF=0). Not supported in 64-bit mode.         |
| I | 0F 87 <i>cd</i> | JA <i>rel32</i>  | Α         | Valid          | Valid               | Jump near if above (CF=0 and ZF=0).                                       |
| I | OF 83 <i>cw</i> | JAE <i>rel16</i> | Α         | N.S.           | Valid               | Jump near if above or equal (CF=0). Not supported in 64-bit mode.         |
| I | OF 83 <i>cd</i> | JAE <i>rel32</i> | Α         | Valid          | Valid               | Jump near if above or equal (CF=0).                                       |
| I | OF 82 <i>cw</i> | JB rel16         | Α         | N.S.           | Valid               | Jump near if below (CF=1).<br>Not supported in 64-bit<br>mode.            |
| I | OF 82 <i>cd</i> | JB rel32         | Α         | Valid          | Valid               | Jump near if below (CF=1).                                                |
| I | 0F 86 <i>cw</i> | JBE rel16        | Α         | N.S.           | Valid               | Jump near if below or equal (CF=1 or ZF=1). Not supported in 64-bit mode. |
| I | OF 86 <i>cd</i> | JBE rel32        | Α         | Valid          | Valid               | Jump near if below or equal (CF=1 or ZF=1).                               |
| 1 | OF 82 <i>cw</i> | JC rel16         | Α         | N.S.           | Valid               | Jump near if carry (CF=1).<br>Not supported in 64-bit<br>mode.            |
| I | OF 82 <i>cd</i> | JC rel32         | Α         | Valid          | Valid               | Jump near if carry (CF=1).                                                |
| ı | OF 84 <i>cw</i> | JE rel16         | Α         | N.S.           | Valid               | Jump near if equal (ZF=1).<br>Not supported in 64-bit<br>mode.            |



|     | Opcode          | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |
|-----|-----------------|-------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|
| I . | OF 84 <i>cd</i> | JE rel32          | Α         | Valid          | Valid               | Jump near if equal (ZF=1).                                                     |
| I   | OF 84 <i>cw</i> | JZ rel16          | Α         | N.S.           | Valid               | Jump near if 0 (ZF=1). Not supported in 64-bit mode.                           |
| I . | OF 84 <i>cd</i> | JZ rel32          | Α         | Valid          | Valid               | Jump near if 0 (ZF=1).                                                         |
| I   | 0F 8F <i>cw</i> | JG rel16          | A         | N.S.           | Valid               | Jump near if greater (ZF=0 and SF=OF). Not supported in 64-bit mode.           |
| I   | OF 8F <i>cd</i> | JG rel32          | Α         | Valid          | Valid               | Jump near if greater (ZF=0 and SF=OF).                                         |
| ı   | OF 8D <i>cw</i> | JGE rel16         | Α         | N.S.           | Valid               | Jump near if greater or equal (SF=OF). Not supported in 64-bit mode.           |
| ı   | OF 8D <i>cd</i> | JGE rel32         | Α         | Valid          | Valid               | Jump near if greater or equal (SF=OF).                                         |
| I   | OF 8C <i>cw</i> | JL <i>rel16</i>   | Α         | N.S.           | Valid               | Jump near if less (SF≠ OF).<br>Not supported in 64-bit<br>mode.                |
| I . | OF 8C <i>cd</i> | JL rel32          | Α         | Valid          | Valid               | Jump near if less (SF≠ OF).                                                    |
| I   | OF 8E <i>cw</i> | JLE rel16         | Α         | N.S.           | Valid               | Jump near if less or equal (ZF=1 or SF≠ OF). Not supported in 64-bit mode.     |
| I   | OF 8E <i>cd</i> | JLE rel32         | Α         | Valid          | Valid               | Jump near if less or equal (ZF=1 or SF≠ OF).                                   |
| I   | OF 86 <i>cw</i> | JNA <i>rel16</i>  | Α         | N.S.           | Valid               | Jump near if not above<br>(CF=1 or ZF=1). Not<br>supported in 64-bit mode.     |
| I   | OF 86 <i>cd</i> | JNA rel32         | Α         | Valid          | Valid               | Jump near if not above (CF=1 or ZF=1).                                         |
| ı   | 0F 82 <i>cw</i> | JNAE <i>rel16</i> | Α         | N.S.           | Valid               | Jump near if not above or equal (CF=1). Not supported in 64-bit mode.          |
| I   | OF 82 <i>cd</i> | JNAE <i>rel32</i> | Α         | Valid          | Valid               | Jump near if not above or equal (CF=1).                                        |
| I   | 0F 83 <i>cw</i> | JNB rel16         | A         | N.S.           | Valid               | Jump near if not below (CF=0). Not supported in 64-bit mode.                   |
| I   | OF 83 <i>cd</i> | JNB rel32         | Α         | Valid          | Valid               | Jump near if not below (CF=0).                                                 |
| I   | 0F 87 <i>cw</i> | JNBE rel16        | Α         | N.S.           | Valid               | Jump near if not below or equal (CF=0 and ZF=0). Not supported in 64-bit mode. |



|     | Opcode          | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |
|-----|-----------------|-------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|
| I . | OF 87 <i>cd</i> | JNBE rel32        | Α         | Valid          | Valid               | Jump near if not below or equal (CF=0 and ZF=0).                               |
| I . | 0F 83 <i>cw</i> | JNC rel16         | Α         | N.S.           | Valid               | Jump near if not carry (CF=0). Not supported in 64-bit mode.                   |
| L   | 0F 83 <i>cd</i> | JNC rel32         | Α         | Valid          | Valid               | Jump near if not carry (CF=0).                                                 |
| I   | OF 85 <i>cw</i> | JNE rel16         | Α         | N.S.           | Valid               | Jump near if not equal (ZF=0). Not supported in 64-bit mode.                   |
| L   | 0F 85 <i>cd</i> | JNE rel32         | Α         | Valid          | Valid               | Jump near if not equal (ZF=0).                                                 |
| I   | OF 8E <i>cw</i> | JNG rel16         | Α         | N.S.           | Valid               | Jump near if not greater (ZF=1 or SF≠ OF). Not supported in 64-bit mode.       |
| I   | OF 8E <i>cd</i> | JNG rel32         | Α         | Valid          | Valid               | Jump near if not greater (ZF=1 or SF≠ OF).                                     |
| I   | OF 8C <i>cw</i> | JNGE <i>rel16</i> | Α         | N.S.           | Valid               | Jump near if not greater or equal (SF≠ OF). Not supported in 64-bit mode.      |
| I . | OF 8C <i>cd</i> | JNGE rel32        | Α         | Valid          | Valid               | Jump near if not greater or equal (SF≠ OF).                                    |
| I   | OF 8D <i>cw</i> | JNL rel16         | Α         | N.S.           | Valid               | Jump near if not less<br>(SF=OF). Not supported in<br>64-bit mode.             |
| I . | OF 8D <i>cd</i> | JNL rel32         | Α         | Valid          | Valid               | Jump near if not less (SF=OF).                                                 |
| I   | OF 8F cw        | JNLE <i>rel16</i> | Α         | N.S.           | Valid               | Jump near if not less or equal (ZF=0 and SF=0F). Not supported in 64-bit mode. |
| I   | OF 8F <i>cd</i> | JNLE rel32        | Α         | Valid          | Valid               | Jump near if not less or equal (ZF=0 and SF=OF).                               |
| 1   | OF 81 <i>cw</i> | JNO rel16         | Α         | N.S.           | Valid               | Jump near if not overflow (OF=0). Not supported in 64-bit mode.                |
| I   | OF 81 <i>cd</i> | JNO rel32         | Α         | Valid          | Valid               | Jump near if not overflow (OF=0).                                              |
| I   | OF 8B <i>cw</i> | JNP rel16         | Α         | N.S.           | Valid               | Jump near if not parity (PF=0). Not supported in 64-bit mode.                  |
| I . | OF 8B <i>cd</i> | JNP rel32         | Α         | Valid          | Valid               | Jump near if not parity (PF=0).                                                |



| Opcode          | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                       |
|-----------------|------------------|-----------|----------------|---------------------|-------------------------------------------------------------------|
| 0F 89 <i>cw</i> | JNS rel16        | Α         | N.S.           | Valid               | Jump near if not sign (SF=0).<br>Not supported in 64-bit<br>mode. |
| 0F 89 <i>cd</i> | JNS rel32        | Α         | Valid          | Valid               | Jump near if not sign (SF=0).                                     |
| 0F 85 <i>cw</i> | JNZ <i>rel16</i> | А         | N.S.           | Valid               | Jump near if not zero (ZF=0). Not supported in 64-bit mode.       |
| 0F 85 <i>cd</i> | JNZ rel32        | Α         | Valid          | Valid               | Jump near if not zero (ZF=0).                                     |
| 0F 80 <i>cw</i> | JO <i>rel16</i>  | А         | N.S.           | Valid               | Jump near if overflow (OF=1). Not supported in 64-bit mode.       |
| 0F 80 <i>cd</i> | JO <i>rel32</i>  | Α         | Valid          | Valid               | Jump near if overflow (OF=1).                                     |
| 0F 8A <i>cw</i> | JP <i>rel16</i>  | A         | N.S.           | Valid               | Jump near if parity (PF=1).<br>Not supported in 64-bit<br>mode.   |
| 0F 8A <i>cd</i> | JP <i>rel32</i>  | Α         | Valid          | Valid               | Jump near if parity (PF=1).                                       |
| 0F 8A <i>cw</i> | JPE <i>rel16</i> | A         | N.S.           | Valid               | Jump near if parity even (PF=1). Not supported in 64-bit mode.    |
| OF 8A <i>cd</i> | JPE rel32        | Α         | Valid          | Valid               | Jump near if parity even (PF=1).                                  |
| 0F 8B <i>cw</i> | JPO <i>rel16</i> | Α         | N.S.           | Valid               | Jump near if parity odd (PF=0). Not supported in 64-bit mode.     |
| OF 8B <i>cd</i> | JP0 <i>rel32</i> | Α         | Valid          | Valid               | Jump near if parity odd (PF=0).                                   |
| 0F 88 <i>cw</i> | JS rel16         | A         | N.S.           | Valid               | Jump near if sign (SF=1). Not supported in 64-bit mode.           |
| 0F 88 <i>cd</i> | JS <i>rel32</i>  | Α         | Valid          | Valid               | Jump near if sign (SF=1).                                         |
| 0F 84 <i>cw</i> | JZ rel16         | А         | N.S.           | Valid               | Jump near if 0 (ZF=1). Not supported in 64-bit mode.              |
| OF 84 <i>cd</i> | JZ rel32         | Α         | Valid          | Valid               | Jump near if 0 (ZF=1).                                            |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | Offset    | NA        | NA        | NA        |



## JMP—Jump

| Opcode        | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                            |
|---------------|---------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------|
| EB cb         | JMP rel8            | Α         | Valid          | Valid               | Jump short, RIP = RIP + 8-bit<br>displacement sign extended<br>to 64-bits                              |
| E9 <i>cw</i>  | JMP rel16           | Α         | N.S.           | Valid               | Jump near, relative,<br>displacement relative to<br>next instruction. Not<br>supported in 64-bit mode. |
| E9 <i>cd</i>  | JMP rel32           | Α         | Valid          | Valid               | Jump near, relative, RIP =<br>RIP + 32-bit displacement<br>sign extended to 64-bits                    |
| FF /4         | JMP <i>r/m16</i>    | В         | N.S.           | Valid               | Jump near, absolute indirect, address = sign-extended $r/m16$ . Not supported in 64-bit mode.          |
| FF /4         | JMP <i>r/m32</i>    | В         | N.S.           | Valid               | Jump near, absolute indirect, address = sign-extended $r/m32$ . Not supported in 64-bit mode.          |
| FF /4         | JMP <i>r/m64</i>    | В         | Valid          | N.E.                | Jump near, absolute indirect,<br>RIP = 64-Bit offset from<br>register or memory                        |
| EA cd         | JMP <i>ptr16:16</i> | Α         | Inv.           | Valid               | Jump far, absolute, address given in operand                                                           |
| EA <i>cp</i>  | JMP <i>ptr16:32</i> | Α         | Inv.           | Valid               | Jump far, absolute, address given in operand                                                           |
| FF /5         | JMP <i>m16:16</i>   | Α         | Valid          | Valid               | Jump far, absolute indirect, address given in <i>m16:16</i>                                            |
| FF /5         | JMP <i>m16:32</i>   | Α         | Valid          | Valid               | Jump far, absolute indirect, address given in <i>m16:32</i> .                                          |
| REX.W + FF /5 | JMP <i>m16:64</i>   | Α         | Valid          | N.E.                | Jump far, absolute indirect, address given in <i>m16:64</i> .                                          |

## **Instruction Operand Encoding**

| Op/E | n Operand 1   | Operand 2 | Operand 3 | Operand 4 |
|------|---------------|-----------|-----------|-----------|
| Α    | Offset        | NA        | NA        | NA        |
| В    | ModRM:r/m (r) | NA        | NA        | NA        |



# LAHF—Load Status Flags into AH Register

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------|
| 9F     | LAHF        | Α         | Invalid*       | Valid               | Load: AH ←<br>EFLAGS(SF:ZF:0:AF:0:PF:1:CF). |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. .

## LAR—Load Access Rights Byte

| Opcode              | Instruction                                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                    |
|---------------------|------------------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------|
| 0F 02 / <i>r</i>    | LAR <i>r16, r16/m16</i>                        | Α         | Valid          | Valid               | $r16 \leftarrow r16/m16$ masked by FF00H.                      |
| 0F 02 / <i>r</i>    | LAR <i>r32,</i><br><i>r32/m16</i> <sup>1</sup> | Α         | Valid          | Valid               | $r32 \leftarrow r32/m16$ masked by OOFxFFOOH                   |
| REX.W + 0F 02<br>/r | LAR <i>r64,</i><br><i>r32/m16</i> <sup>1</sup> | Α         | Valid          | N.E.                | $r64 \leftarrow r32/m16$ masked by O0FxFF00H and zero extended |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | n Operand 1 Operand 2 |               | Operand 3 Operand |    |  |
|-------|-----------------------|---------------|-------------------|----|--|
| Α     | ModRM:reg (w)         | ModRM:r/m (r) | NA                | NA |  |

<sup>\*</sup>Valid in specific steppings. See Description section.

<sup>1.</sup> For all loads (regardless of source or destination sizing) only bits 16-0 are used. Other bits are ignored.



## LDDQU—Load Unaligned Integer 128 Bits

| Opcode      | Instruction        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                     |
|-------------|--------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------|
| F2 OF F0 /r | LDDQU xmm1,<br>mem | Α         | Valid          | Valid               | Load unaligned data from <i>mem</i> and return double quadword in <i>xmm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## LDMXCSR—Load MXCSR Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------|
| OF,AE,/2 | LDMXCSR m32 | Α         | Valid          | Valid               | Load MXCSR register from <i>m32</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |



## LDS/LES/LFS/LGS/LSS—Load Far Pointer

| Opcode           | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|------------------|-----------------------|-----------|----------------|---------------------|---------------------------------------------------|
| C5 /r            | LDS <i>r16,m16:16</i> | Α         | Invalid        | Valid               | Load DS: <i>r16</i> with far pointer from memory. |
| C5 /r            | LDS <i>r32,m16:32</i> | Α         | Invalid        | Valid               | Load DS: <i>r32</i> with far pointer from memory. |
| OF B2 /r         | LSS r16,m16:16        | Α         | Valid          | Valid               | Load SS: <i>r16</i> with far pointer from memory. |
| OF B2 /r         | LSS <i>r32,m16:32</i> | Α         | Valid          | Valid               | Load SS: <i>r32</i> with far pointer from memory. |
| REX + 0F B2 /r   | LSS r64,m16:64        | Α         | Valid          | N.E.                | Load SS: <i>r64</i> with far pointer from memory. |
| C4 /r            | LES r16,m16:16        | Α         | Invalid        | Valid               | Load ES: <i>r16</i> with far pointer from memory. |
| C4 /r            | LES r32,m16:32        | Α         | Invalid        | Valid               | Load ES: <i>r32</i> with far pointer from memory. |
| OF B4 / <i>r</i> | LFS r16,m16:16        | Α         | Valid          | Valid               | Load FS: <i>r16</i> with far pointer from memory. |
| OF B4 / <i>r</i> | LFS r32,m16:32        | Α         | Valid          | Valid               | Load FS: <i>r32</i> with far pointer from memory. |
| REX + 0F B4 /r   | LFS r64,m16:64        | Α         | Valid          | N.E.                | Load FS: <i>r64</i> with far pointer from memory. |
| OF B5 / <i>r</i> | LGS <i>r16,m16:16</i> | Α         | Valid          | Valid               | Load GS: <i>r16</i> with far pointer from memory. |
| OF B5 / <i>r</i> | LGS <i>r32,m16:32</i> | Α         | Valid          | Valid               | Load GS: r32 with far pointer from memory.        |
| REX + OF B5 /r   | LGS r64,m16:64        | Α         | Valid          | N.E.                | Load GS: <i>r64</i> with far pointer from memory. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



## **LEA—Load Effective Address**

| Opcode        | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                   |
|---------------|------------------|-----------|----------------|---------------------|---------------------------------------------------------------|
| 8D /r         | LEA <i>r16,m</i> | Α         | Valid          | Valid               | Store effective address for <i>m</i> in register <i>r16</i> . |
| 8D /r         | LEA <i>r32,m</i> | Α         | Valid          | Valid               | Store effective address for <i>m</i> in register <i>r32</i> . |
| REX.W + 8D /r | LEA <i>r64,m</i> | Α         | Valid          | N.E.                | Store effective address for <i>m</i> in register <i>r64</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. .

## **LEAVE—High Level Procedure Exit**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                   |
|--------|-------------|-----------|----------------|---------------------|-------------------------------|
| C9     | LEAVE       | Α         | Valid          | Valid               | Set SP to BP, then pop BP.    |
| С9     | LEAVE       | Α         | N.E.           | Valid               | Set ESP to EBP, then pop EBP. |
| С9     | LEAVE       | Α         | Valid          | N.E.                | Set RSP to RBP, then pop RBP. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

## **LFENCE—Load Fence**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                 |
|----------|-------------|-----------|----------------|---------------------|-----------------------------|
| OF AE /5 | LFENCE      | Α         | Valid          | Valid               | Serializes load operations. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



# LGDT/LIDT—Load Global/Interrupt Descriptor Table Register

| Opcode   | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description              |
|----------|------------------------|-----------|----------------|---------------------|--------------------------|
| OF 01 /2 | LGDT <i>m16&amp;32</i> | Α         | N.E.           | Valid               | Load <i>m</i> into GDTR. |
| OF 01 /3 | LIDT <i>m16&amp;32</i> | Α         | N.E.           | Valid               | Load <i>m</i> into IDTR. |
| OF 01 /2 | LGDT <i>m16&amp;64</i> | Α         | Valid          | N.E.                | Load <i>m</i> into GDTR. |
| OF 01 /3 | LIDT <i>m16&amp;64</i> | Α         | Valid          | N.E.                | Load <i>m</i> into IDTR. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. .

## **LLDT—Load Local Descriptor Table Register**

| Opcode   | Instruction        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|----------|--------------------|-----------|----------------|---------------------|------------------------------------------------|
| OF 00 /2 | LLDT <i>r/m</i> 16 | Α         | Valid          | Valid               | Load segment selector <i>r/m</i> 16 into LDTR. |

## **Instruction Operand Encoding**

|       |               | <del>-</del> |           |           |
|-------|---------------|--------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2    | Operand 3 | Operand 4 |
| Α     | ModRM:r/m (r) | NA           | NA        | NA        |

. . .

## LMSW-Load Machine Status Word

| Opcode   | Instruction        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                        |
|----------|--------------------|-----------|----------------|---------------------|----------------------------------------------------|
| 0F 01 /6 | LMSW <i>r/m</i> 16 | Α         | Valid          | Valid               | Loads <i>r/m</i> 16 in machine status word of CRO. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |



## LOCK—Assert LOCK# Signal Prefix

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                        |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------|
| FO     | LOCK        | Α         | Valid          | Valid               | Asserts LOCK# signal for duration of the accompanying instruction. |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

#### **Description**

Causes the processor's LOCK# signal to be asserted during execution of the accompanying instruction (turns the instruction into an atomic instruction). In a multiprocessor environment, the LOCK# signal ensures that the processor has exclusive use of any shared memory while the signal is asserted.

Note that, in later Intel 64 and IA-32 processors (including the Pentium 4, Intel Xeon, and P6 family processors), locking may occur without the LOCK# signal being asserted. See the "IA-32 Architecture Compatibility" section below.

The LOCK prefix can be prepended only to the following instructions and only to those forms of the instructions where the destination operand is a memory operand: ADD, ADC, AND, BTC, BTR, BTS, CMPXCHG, CMPXCH8B, DEC, INC, NEG, NOT, OR, SBB, SUB, XOR, XADD, and XCHG. If the LOCK prefix is used with one of these instructions and the source operand is a memory operand, an undefined opcode exception (#UD) may be generated. An undefined opcode exception will also be generated if the LOCK prefix is used with any instruction not in the above list. The XCHG instruction always asserts the LOCK# signal regardless of the presence or absence of the LOCK prefix.

The LOCK prefix is typically used with the BTS instruction to perform a read-modify-write operation on a memory location in shared memory environment.

The integrity of the LOCK prefix is not affected by the alignment of the memory field. Memory locking is observed for arbitrarily misaligned fields.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### IA-32 Architecture Compatibility

Beginning with the P6 family processors, when the LOCK prefix is prefixed to an instruction and the memory area being accessed is cached internally in the processor, the LOCK# signal is generally not asserted. Instead, only the processor's cache is locked. Here, the processor's cache coherency mechanism ensures that the operation is carried out atomically with regards to memory. See "Effects of a Locked Operation on Internal Processor Caches" in Chapter 8 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, the for more information on locking of caches.

See IA-32 Architecture Compatibility section below.



# LODS/LODSB/LODSW/LODSD/LODSQ—Load String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                 |
|------------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| AC         | LODS m8     | Α         | Valid          | Valid               | For legacy mode, Load byte at address DS:(E)SI into AL. For 64-bit mode load byte at address (R)SI into AL.                 |
| AD         | LODS m16    | Α         | Valid          | Valid               | For legacy mode, Load word<br>at address DS:(E)SI into AX.<br>For 64-bit mode load word<br>at address (R)SI into AX.        |
| AD         | LODS m32    | Α         | Valid          | Valid               | For legacy mode, Load<br>dword at address DS:(E)SI<br>into EAX. For 64-bit mode<br>load dword at address (R)SI<br>into EAX. |
| REX.W + AD | LODS m64    | Α         | Valid          | N.E.                | Load qword at address (R)SI into RAX.                                                                                       |
| AC         | LODSB       | Α         | Valid          | Valid               | For legacy mode, Load byte at address DS:(E)SI into AL. For 64-bit mode load byte at address (R)SI into AL.                 |
| AD         | LODSW       | Α         | Valid          | Valid               | For legacy mode, Load word<br>at address DS:(E)SI into AX.<br>For 64-bit mode load word<br>at address (R)SI into AX.        |
| AD         | LODSD       | Α         | Valid          | Valid               | For legacy mode, Load<br>dword at address DS:(E)SI<br>into EAX. For 64-bit mode<br>load dword at address (R)SI<br>into EAX. |
| REX.W + AD | LODSQ       | Α         | Valid          | N.E.                | Load qword at address (R)SI into RAX.                                                                                       |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



# LOOP/LOOP*cc*—Loop According to ECX Counter

| Opcode       | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|--------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------|
| E2 <i>cb</i> | LOOP rel8   | Α         | Valid          | Valid               | Decrement count; jump short if count ≠ 0.                  |
| E1 <i>cb</i> | LOOPE rel8  | Α         | Valid          | Valid               | Decrement count; jump short if count $\neq$ 0 and ZF = 1.  |
| EO cb        | LOOPNE rel8 | Α         | Valid          | Valid               | Decrement count; jump<br>short if count ≠ 0 and ZF =<br>0. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | Offset    | NA        | NA        | NA        |

. . .

## LSL—Load Segment Limit

| Opcode              | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|---------------------|---------------------------|-----------|----------------|---------------------|------------------------------------------------------------|
| 0F 03 / <i>r</i>    | LSL <i>r16, r16/m16</i>   | Α         | Valid          | Valid               | Load: $r16 \leftarrow$ segment limit, selector $r16/m16$ . |
| 0F 03 /r            | LSL <i>r32, r32/m16</i> * | Α         | Valid          | Valid               | Load: $r32 \leftarrow$ segment limit, selector $r32/m16$ . |
| REX.W + OF 03<br>/r | LSL <i>r64, r32/m16</i> * | Α         | Valid          | Valid               | Load: $r64 \leftarrow$ segment limit, selector $r32/m16$   |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

<sup>\*</sup> For all loads (regardless of destination sizing), only bits 16-0 are used. Other bits are ignored.



## LTR—Load Task Register

| Opcode   | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|----------|-------------------|-----------|----------------|---------------------|----------------------------------------|
| OF 00 /3 | LTR <i>r/m</i> 16 | Α         | Valid          | Valid               | Load <i>r/m</i> 16 into task register. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. . .

#### MASKMOVDQU—Store Selected Bytes of Double Quadword

| Opcode              | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                           |
|---------------------|--------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF F7 / <i>r</i> | MASKMOVDQU<br>xmm1, xmm2 | A         | Valid          | Valid               | Selectively write bytes from xmm1 to memory location using the byte mask in xmm2. The default memory location is specified by DS:EDI. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

#### Description

Stores selected bytes from the source operand (first operand) into an 128-bit memory location. The mask operand (second operand) selects which bytes from the source operand are written to memory. The source and mask operands are XMM registers. The location of the first byte of the memory location is specified by DI/EDI and DS registers. The memory location does not need to be aligned on a natural boundary. (The size of the store address depends on the address-size attribute.)

The most significant bit in each byte of the mask operand determines whether the corresponding byte in the source operand is written to the corresponding byte location in memory: 0 indicates no write and 1 indicates write.

The MASKMOVDQU instruction generates a non-temporal hint to the processor to minimize cache pollution. The non-temporal hint is implemented by using a write combining (WC) memory type protocol (see "Caching of Temporal vs. Non-Temporal Data" in Chapter 10, of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1). Because the WC protocol uses a weakly-ordered memory consistency model, a fencing operation implemented with the SFENCE or MFENCE instruction should be used in conjunction with MASKMOVDQU instructions if multiple processors might use different memory types to read/write the destination memory locations.

. .



## MASKMOVQ—Store Selected Bytes of Quadword

| Opcode           | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                        |
|------------------|----------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| OF F7 / <i>r</i> | MASKMOVQ mm1,<br>mm2 | Α         | Valid          | Valid               | Selectively write bytes from <i>mm1</i> to memory location using the byte mask in <i>mm2</i> . The default memory location is specified by DS:EDI. |

#### **Instruction Operand Encoding**

|       |               | •             |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

. . .

## MAXPD—Return Maximum Packed Double-Precision Floating-Point Values

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                           |
|-------------|--------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------|
| 66 OF 5F /r | MAXPD xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Return the maximum double-precision floating-point values between xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## MAXPS—Return Maximum Packed Single-Precision Floating-Point Values

| Opcode   | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|----------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| OF 5F /r | MAXPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Return the maximum single-<br>precision floating-point<br>values between<br>xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



## MAXSD—Return Maximum Scalar Double-Precision Floating-Point Value

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|-------------|-------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| F2 0F 5F /r | MAXSD xmm1,<br>xmm2/m64 | А         | Valid          | Valid               | Return the maximum scalar double-precision floating-point value between xmm2/mem64 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### MAXSS—Return Maximum Scalar Single-Precision Floating-Point Value

| Opcode      | Instruction                            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|-------------|----------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| F3 0F 5F /r | MAXSS <i>xmm1</i> ,<br><i>xmm2/m32</i> | Α         | Valid          | Valid               | Return the maximum scalar single-precision floating-point value between xmm2/mem32 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### MFENCE—Memory Fence

| IVIII EITOE | mornory rondo |           |                |                     |                                       |
|-------------|---------------|-----------|----------------|---------------------|---------------------------------------|
| Opcode      | Instruction   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
| OF AE /6    | MFENCE        | Α         | Valid          | Valid               | Serializes load and store operations. |

#### **Instruction Operand Encoding**

| On/En | Operand 1 | Operand 2 | Operand 2 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| Α     | NA        | NA        | NA        | NA        |

#### **Description**

Performs a serializing operation on all load-from-memory and store-to-memory instructions that were issued prior the MFENCE instruction. This serializing operation guarantees that every load and store instruction that precedes the MFENCE instruction in program order becomes globally visible before any load or store instruction that follows the MFENCE instruction. The MFENCE instruction is ordered with respect to all load and store instructions, other MFENCE instructions, any LFENCE and SFENCE instructions, and



any serializing instructions (such as the CPUID instruction). MFENCE does not serialize the instruction stream.

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue, speculative reads, write-combining, and write-collapsing. The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The MFENCE instruction provides a performance-efficient way of ensuring load and store ordering between routines that produce weakly-ordered results and routines that consume that data.

Processors are free to fetch and cache data speculatively from regions of system memory that use the WB, WC, and WT memory types. This speculative fetching can occur at any time and is not tied to instruction execution. Thus, it is not ordered with respect to executions of the MFENCE instruction; data can be brought into the caches speculatively just before, during, or after the execution of an MFENCE instruction. Processors are free to fetch and cache data speculatively from regions of system memory that use the WB, WC, and WT memory types. This speculative fetching can occur at any time and is not tied to instruction execution. Thus, it is not ordered with respect to executions of the MFENCE instruction; data can be brought into the caches speculatively just before, during, or after the execution of an MFENCE instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

. . .

## MINPD—Return Minimum Packed Double-Precision Floating-Point Values

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|-------------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| 66 OF 5D /r | MINPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Return the minimum double-<br>precision floating-point<br>values between<br>xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

<sup>1.</sup> A load instruction is considered to become globally visible when the value to be loaded into its destination register is determined.



# MINPS—Return Minimum Packed Single-Precision Floating-Point Values

| Opcode           | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|------------------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| OF 5D / <i>r</i> | MINPS xmm1,<br>xmm2/m128 | А         | Valid          | Valid               | Return the minimum single-<br>precision floating-point<br>values between<br>xmm2/m128 and xmm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### MINSD—Return Minimum Scalar Double-Precision Floating-Point Value

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|-------------|-------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| F2 OF 5D /r | MINSD xmm1,<br>xmm2/m64 | A         | Valid          | Valid               | Return the minimum scalar double-precision floating-point value between xmm2/mem64 and xmm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## MINSS—Return Minimum Scalar Single-Precision Floating-Point Value

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|-------------|-------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| F3 OF 5D /r | MINSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Return the minimum scalar single-precision floating-point value between xmm2/mem32 and xmm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# **MONITOR—Set Up Monitor Address**

| Opcode          | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                        |
|-----------------|-------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 01 <i>C8</i> | MONITOR     | Α         | Valid          | Valid               | Sets up a linear address range to be monitored by hardware and activates the monitor. The address range should be a write-back memory caching type. The address is DS:EAX (DS:RAX in 64-bit mode). |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. .

## MOV-Move

| Opcode        | Instruction                                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                  |
|---------------|------------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------|
| 88 /r         | MOV r/m8,r8                                    | Α         | Valid          | Valid               | Move r8 to r/m8.                                             |
| REX + 88 /r   | MOV <i>r/m8<sup>***</sup>,r8<sup>***</sup></i> | Α         | Valid          | N.E.                | Move r8 to r/m8.                                             |
| 89 /r         | MOV <i>r/m16,r16</i>                           | Α         | Valid          | Valid               | Move <i>r16</i> to <i>r/m16</i> .                            |
| 89 /r         | MOV <i>r/m32,r32</i>                           | Α         | Valid          | Valid               | Move <i>r32</i> to <i>r/m32</i> .                            |
| REX.W + 89 /r | MOV <i>r/m64,r64</i>                           | Α         | Valid          | N.E.                | Move <i>r64</i> to <i>r/m64</i> .                            |
| 8A /r         | MOV <i>r8,r/m8</i>                             | В         | Valid          | Valid               | Move r/m8 to r8.                                             |
| REX + 8A /r   | MOV<br>r8***,r/m8***                           | В         | Valid          | N.E.                | Move <i>r/m8</i> to <i>r8</i> .                              |
| 8B /r         | MOV <i>r16,r/m16</i>                           | В         | Valid          | Valid               | Move <i>r/m16</i> to <i>r16</i> .                            |
| 8B /r         | MOV <i>r32,r/m32</i>                           | В         | Valid          | Valid               | Move <i>r/m32</i> to <i>r32.</i>                             |
| REX.W + 8B /r | MOV <i>r64,r/m64</i>                           | В         | Valid          | N.E.                | Move <i>r/m64</i> to <i>r64</i> .                            |
| 8C /r         | MOV r/m16,Sreg**                               | Α         | Valid          | Valid               | Move segment register to <i>r/m16</i> .                      |
| REX.W + 8C /r | MOV r/m64,Sreg**                               | Α         | Valid          | Valid               | Move zero extended 16-bit segment register to <i>r/m64</i> . |
| 8E / <i>r</i> | MOV Sreg,r/m16**                               | В         | Valid          | Valid               | Move <i>r/m16</i> to segment register.                       |
| REX.W + 8E /r | MOV Sreg,r/m64**                               | В         | Valid          | Valid               | Move <i>lower 16 bits of</i> r/m64 to segment register.      |
| AO            | MOV AL, moffs 8*                               | С         | Valid          | Valid               | Move byte at (seg:offset) to AL.                             |
| REX.W + AO    | MOV AL,moffs8*                                 | С         | Valid          | N.E.                | Move byte at ( <i>offset</i> ) to AL.                        |



| Opcode                | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|-----------------------|------------------------------|-----------|----------------|---------------------|-----------------------------------------------|
| A1                    | MOV AX,moffs16*              | С         | Valid          | Valid               | Move word at (seg:offset) to AX.              |
| A1                    | MOV<br>EAX, <i>moffs32</i> * | С         | Valid          | Valid               | Move doubleword at (seg:offset) to EAX.       |
| REX.W + A1            | MOV<br>RAX, <i>moffs64</i> * | С         | Valid          | N.E.                | Move quadword at (offset) to RAX.             |
| A2                    | MOV moffs8,AL                | D         | Valid          | Valid               | Move AL to (seg:offset).                      |
| REX.W + A2            | MOV moffs8***,AL             | D         | Valid          | N.E.                | Move AL to (offset).                          |
| A3                    | MOV moffs16*,AX              | D         | Valid          | Valid               | Move AX to (seg:offset).                      |
| A3                    | MOV<br>moffs32*,EAX          | D         | Valid          | Valid               | Move EAX to (seg:offset).                     |
| REX.W + A3            | MOV<br>moffs64*,RAX          | D         | Valid          | N.E.                | Move RAX to (offset).                         |
| B0+ <i>rb</i>         | MOV r8, imm8                 | Е         | Valid          | Valid               | Move imm8 to r8.                              |
| REX + B0+ <i>rb</i>   | MOV <i>r8</i> ***, imm8      | Е         | Valid          | N.E.                | Move imm8 to r8.                              |
| B8+ <i>rw</i>         | MOV <i>r16, imm16</i>        | E         | Valid          | Valid               | Move <i>imm16</i> to <i>r16</i> .             |
| B8+ <i>rd</i>         | MOV <i>r32, imm32</i>        | E         | Valid          | Valid               | Move <i>imm32</i> to <i>r32</i> .             |
| REX.W + B8+ <i>rd</i> | MOV <i>r64, imm64</i>        | E         | Valid          | N.E.                | Move imm64 to r64.                            |
| C6 / O                | MOV r/m8, imm8               | F         | Valid          | Valid               | Move imm8 to r/m8.                            |
| REX + C6 / O          | MOV r/m8***,<br>imm8         | F         | Valid          | N.E.                | Move imm8 to r/m8.                            |
| C7 /O                 | MOV <i>r/m16,</i><br>imm16   | F         | Valid          | Valid               | Move <i>imm16</i> to <i>r/m16</i> .           |
| C7 /O                 | MOV <i>r/m32,</i> imm32      | F         | Valid          | Valid               | Move <i>imm32</i> to <i>r/m32</i> .           |
| REX.W + C7 /O         | MOV r/m64,<br>imm32          | F         | Valid          | N.E.                | Move imm32 sign extended to 64-bits to r/m64. |

#### NOTES:

<sup>\*</sup> The *moffs8*, *moffs16*, *moffs32* and *moffs64* operands specify a simple offset relative to the segment base, where 8, 16, 32 and 64 refer to the size of the data. The address-size attribute of the instruction determines the size of the offset, either 16, 32 or 64 bits.

<sup>\*\*</sup> In 32-bit mode, the assembler may insert the 16-bit operand-size prefix with this instruction (see the following "Description" section for further information).

<sup>\*\*\*</sup>In 64-bit mode, *r/m8* can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |
| В     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| С     | AL/AX/EAX/RAX | Displacement  | NA        | NA        |
| D     | Displacement  | AL/AX/EAX/RAX | NA        | NA        |
| E     | reg (w)       | imm8/16/32/64 | NA        | NA        |
| F     | ModRM:r/m (w) | imm8/16/32/64 | NA        | NA        |

. .

# **MOV**—Move to/from Control Registers

| Opcode              | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|---------------------|-----------------------------|-----------|----------------|---------------------|------------------------------------------------|
| 0F 20/ <i>r</i>     | MOV <i>r32,</i> CR0-<br>CR7 | Α         | N.E.           | Valid               | Move control register to <i>r32</i>            |
| 0F 20/ <i>r</i>     | MOV <i>r64,</i> CR0-<br>CR7 | Α         | Valid          | N.E.                | Move extended control register to <i>r64</i> . |
| REX.R + 0F 20<br>/0 | MOV <i>r64,</i> CR8         | Α         | Valid          | N.E.                | Move extended CR8 to r64. <sup>1</sup>         |
| 0F 22 / <i>r</i>    | MOV CRO-CR7,<br><i>r32</i>  | Α         | N.E.           | Valid               | Move <i>r32</i> to control register            |
| OF 22 / <i>r</i>    | MOV CRO-CR7,<br>r64         | Α         | Valid          | N.E.                | Move <i>r64</i> to extended control register.  |
| REX.R + 0F 22<br>/0 | MOV CR8, <i>r64</i>         | Α         | Valid          | N.E.                | Move <i>r64</i> to extended CR8. <sup>1</sup>  |

#### NOTE:

1. MOV CR\* instructions, except for MOV CR8, are serializing instructions. MOV CR8 is not architecturally defined as a serializing instruction. For more information, see Chapter 8 in *Intel*\* 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



# MOV—Move to/from Debug Registers

| Opcode          | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                  |
|-----------------|-----------------------------|-----------|----------------|---------------------|----------------------------------------------|
| 0F 21/ <i>r</i> | MOV <i>r32,</i> DR0-<br>DR7 | Α         | N.E.           | Valid               | Move debug register to r32                   |
| 0F 21/ <i>r</i> | MOV <i>r64,</i> DR0-<br>DR7 | Α         | Valid          | N.E.                | Move extended debug register to <i>r64</i> . |
| OF 23 /r        | MOV DRO-DR7,<br><i>r32</i>  | Α         | N.E.           | Valid               | Move <i>r32</i> to debug register            |
| OF 23 /r        | MOV DRO-DR7,<br>r64         | Α         | Valid          | N.E.                | Move <i>r64</i> to extended debug register.  |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## MOVAPD—Move Aligned Packed Double-Precision Floating-Point Values

| Opcode      | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                          |
|-------------|------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------|
| 66 OF 28 /r | MOVAPD <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Move packed double-<br>precision floating-point<br>values from xmm2/m128 to<br>xmm1. |
| 66 OF 29 /r | MOVAPD<br>xmm2/m128,<br>xmm1             | В         | Valid          | Valid               | Move packed double-<br>precision floating-point<br>values from xmm1 to<br>xmm2/m128. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |



# MOVAPS—Move Aligned Packed Single-Precision Floating-Point Values

| Opcode           | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                         |
|------------------|------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------|
| 0F 28 / <i>r</i> | MOVAPS xmm1,<br>xmm2/m128    | Α         | Valid          | Valid               | Move packed single-<br>precision floating-point<br>values from xmm2/m128 to<br>xmm1.                |
| OF 29 / <i>r</i> | MOVAPS<br>xmm2/m128,<br>xmm1 | В         | Valid          | Valid               | Move packed single-<br>precision floating-point<br>values from <i>xmm1</i> to<br><i>xmm2/m128</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. .

## **MOVBE—Move Data After Swapping Bytes**

| Opcode                         | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|--------------------------------|------------------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| 0F 38 F0 / <i>r</i>            | MOVBE <i>r16,</i> m16  | Α         | Valid          | Valid               | Reverse byte order in <i>m16</i> and move to r16          |
| 0F 38 F0 /r                    | MOVBE <i>r32</i> , m32 | Α         | Valid          | Valid               | Reverse byte order in <i>m32</i> and move to <i>r32</i>   |
| REX.W + OF 38<br>FO /r         | MOVBE <i>r64</i> , m64 | Α         | Valid          | N.E.                | Reverse byte order in <i>m64</i> and move to <i>r64</i> . |
| OF 38 F1 /r                    | MOVBE <i>m16,</i> r16  | В         | Valid          | Valid               | Reverse byte order in <i>r16</i> and move to m16          |
| OF 38 F1 /r                    | MOVBE <i>m32</i> , r32 | В         | Valid          | Valid               | Reverse byte order in <i>r32</i> and move to m32          |
| REX.W + OF 38<br>F1 / <i>r</i> | MOVBE <i>m64</i> , r64 | В         | Valid          | N.E.                | Reverse byte order in <i>r64</i> and move to m64.         |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |



## MOVD/MOVQ-Move Doubleword/Move Quadword

| Opcode                       | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                              |
|------------------------------|-----------------------------------|-----------|----------------|---------------------|----------------------------------------------------------|
| OF 6E / <i>r</i>             | MOVD mm, r/m32                    | Α         | Valid          | Valid               | Move doubleword from r/m32 to mm.                        |
| REX.W + OF 6E<br>/r          | MOVQ mm, r/m64                    | Α         | Valid          | N.E.                | Move quadword from <i>r/m64</i> to <i>mm</i> .           |
| OF 7E / <i>r</i>             | MOVD r/m32, mm                    | В         | Valid          | Valid               | Move doubleword from <i>mm</i> to <i>r/m32</i> .         |
| REX.W + OF 7E<br>/r          | MOVQ r/m64, mm                    | В         | Valid          | N.E.                | Move quadword from <i>mm</i> to <i>r/m64</i> .           |
| 66 OF 6E /r                  | MOVD <i>xmm</i> ,<br>r/m32        | Α         | Valid          | Valid               | Move doubleword from r/m32 to xmm.                       |
| 66 REX.W OF 6E<br>/r         | MOVQ <i>xmm</i> ,<br>r/m64        | Α         | Valid          | N.E.                | Move quadword from <i>r/m64</i> to <i>xmm</i> .          |
| 66 OF 7E /r                  | MOVD <i>r/m32</i> ,<br><i>xmm</i> | В         | Valid          | Valid               | Move doubleword from xmm register to r/m32.              |
| 66 REX.W OF<br>7E / <i>r</i> | MOVQ <i>r/m64</i> ,<br><i>xmm</i> | В         | Valid          | N.E.                | Move quadword from <i>xmm</i> register to <i>r/m64</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. . .

## MOVDDUP—Move One Double-FP and Duplicate

| Opcode      | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                   |
|-------------|---------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------|
| F2 0F 12 /r | MOVDDUP xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Move one double-precision floating-point value from the lower 64-bit operand in <i>xmm2/m64</i> to <i>xmm1</i> and duplicate. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



## MOVDQA—Move Aligned Double Quadword

| Opcode      | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                         |
|-------------|------------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------|
| 66 OF 6F /r | MOVDQA <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Move aligned double quadword from xmm2/m128 to xmm1.                |
| 66 OF 7F /r | MOVDQA<br>xmm2/m128,<br>xmm1             | В         | Valid          | Valid               | Move aligned double quadword from <i>xmm1</i> to <i>xmm2/m128</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. .

## MOVDQU-Move Unaligned Double Quadword

| Opcode      | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                           |
|-------------|------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------|
| F3 OF 6F /r | MOVDQU xmm1,<br>xmm2/m128    | Α         | Valid          | Valid               | Move unaligned double quadword from xmm2/m128 to xmm1.                |
| F3 OF 7F /r | MOVDQU<br>xmm2/m128,<br>xmm1 | В         | Valid          | Valid               | Move unaligned double quadword from <i>xmm1</i> to <i>xmm2/m128</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. . .

# MOVDQ2Q—Move Quadword from XMM to MMX Technology Register

| Opcode   | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|----------|-----------------------------------|-----------|----------------|---------------------|---------------------------------------------|
| F2 OF D6 | MOVDQ2Q <i>mm</i> ,<br><i>xmm</i> | Α         | Valid          | Valid               | Move low quadword from xmm to mmx register. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:reg (r) | NA        | NA        |



# MOVHLPS— Move Packed Single-Precision Floating-Point Values High to Low

| Opcode   | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                            |
|----------|-----------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| OF 12 /r | MOVHLPS xmm1,<br>xmm2 | A         | Valid          | Valid               | Move two packed single-<br>precision floating-point<br>values from high quadword<br>of <i>xmm2</i> to low quadword<br>of <i>xmm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:reg (r) | NA        | NA        |

. . .

# MOVHPD—Move High Packed Double-Precision Floating-Point Value

| Opcode      | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                 |
|-------------|-----------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------|
| 66 0F 16 /r | MOVHPD <i>xmm</i> ,<br><i>m64</i> | A         | Valid          | Valid               | Move double-precision floating-point value from <i>m64</i> to high quadword of <i>xmm</i> . |
| 66 OF 17 /r | MOVHPD <i>m64</i> ,<br><i>xmm</i> | В         | Valid          | Valid               | Move double-precision floating-point value from high quadword of <i>xmm</i> to <i>m64</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w)    | ModRM:reg (r) | NA        | NA        |



# MOVHPS—Move High Packed Single-Precision Floating-Point Values

| Opcode           | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                       |
|------------------|-----------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| 0F 16 / <i>r</i> | MOVHPS <i>xmm</i> ,<br><i>m64</i> | Α         | Valid          | Valid               | Move two packed single-<br>precision floating-point<br>values from <i>m64</i> to high<br>quadword of <i>xmm</i> . |
| 0F 17 / <i>r</i> | MOVHPS <i>m64</i> ,<br><i>xmm</i> | В         | Valid          | Valid               | Move two packed single-<br>precision floating-point<br>values from high quadword<br>of <i>xmm</i> to <i>m64</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w)    | ModRM:reg (r) | NA        | NA        |

. .

# MOVLHPS—Move Packed Single-Precision Floating-Point Values Low to High

| Opcode   | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                               |
|----------|-----------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| OF 16 /r | MOVLHPS xmm1,<br>xmm2 | Α         | Valid          | Valid               | Move two packed single-precision floating-point values from low quadword of <i>xmm2</i> to high quadword of <i>xmm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:reg (r) | NA        | NA        |



# MOVLPD—Move Low Packed Double-Precision Floating-Point Value

| Opcode      | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                          |
|-------------|-----------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------|
| 66 OF 12 /r | MOVLPD <i>xmm</i> ,<br><i>m64</i> | Α         | Valid          | Valid               | Move double-precision floating-point value from <i>m64</i> to low quadword of <i>xmm</i> register.   |
| 66 OF 13 /r | MOVLPD <i>m64</i> ,<br><i>xmm</i> | В         | Valid          | Valid               | Move double-precision floating-point nvalue from low quadword of <i>xmm</i> register to <i>m64</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w)    | ModRM:reg (r) | NA        | NA        |

. . .

# MOVLPS—Move Low Packed Single-Precision Floating-Point Values

| Opcode           | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                      |
|------------------|-----------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------|
| 0F 12 / <i>r</i> | MOVLPS <i>xmm</i> ,<br><i>m64</i> | Α         | Valid          | Valid               | Move two packed single-<br>precision floating-point<br>values from <i>m64</i> to low<br>quadword of <i>xmm</i> . |
| OF 13 /r         | MOVLPS <i>m64</i> ,<br><i>xmm</i> | В         | Valid          | Valid               | Move two packed single-<br>precision floating-point<br>values from low quadword<br>of <i>xmm</i> to <i>m64</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w)    | ModRM:reg (r) | NA        | NA        |



## MOVMSKPD—Extract Packed Double-Precision Floating-Point Sign Mask

| Opcode      | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                            |
|-------------|------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------|
| 66 0F 50 /r | MOVMSKPD <i>reg,</i><br><i>xmm</i> | Α         | Valid          | Valid               | Extract 2-bit sign mask from xmm and store in reg. The upper bits of r32 or r64 are filled with zeros. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:reg (r) | NA        | NA        |

..

## MOVMSKPS—Extract Packed Single-Precision Floating-Point Sign Mask

| MO VIVIOITI O | Extraot i don                      | cu on     | igic i ic      | 013101111100        | ating I offic orgin Masic                                                                              |
|---------------|------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------|
| Opcode        | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                            |
| OF 50 /r      | MOVMSKPS <i>reg,</i><br><i>xmm</i> | A         | Valid          | Valid               | Extract 4-bit sign mask from xmm and store in reg. The upper bits of r32 or r64 are filled with zeros. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:reg (r) | NA        | NA        |

. . .

## MOVNTDQA — Load Double Quadword Non-Temporal Aligned Hint

| Opcode         | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                    |
|----------------|------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------|
| 66 OF 38 2A /r | MOVNTDQA<br>xmm1, m128 | Α         | Valid          | Valid               | Move double quadword from <i>m128</i> to <i>xmm</i> using non-temporal hint if WC memory type. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



## MOVNTDQ—Store Double Quadword Using Non-Temporal Hint

| Opcode      | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
|-------------|------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------|
| 66 OF E7 /r | MOVNTDQ <i>m128</i> ,<br>xmm | Α         | Valid          | Valid               | Move double quadword from <i>xmm</i> to <i>m128</i> using non-temporal hint. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. . .

#### MOVNTI—Store Doubleword Using Non-Temporal Hint

| Opcode        | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|---------------|------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------|
| OF C3 /r      | MOVNTI <i>m32, r32</i> | Α         | Valid          | Valid               | Move doubleword from <i>r32</i> to <i>m32</i> using non-temporal hint. |
| REX.W + OF C3 | MOVNTI <i>m64, r64</i> | Α         | Valid          | N.E.                | Move quadword from <i>r64</i> to <i>m64</i> using non-temporal hint.   |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. . .

# **MOVNTPD—Store Packed Double-Precision Floating-Point Values Using Non-Temporal Hint**

| Opcode      | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                          |
|-------------|----------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------|
| 66 OF 2B /r | MOVNTPD <i>m128</i> , <i>xmm</i> | Α         | Valid          | Valid               | Move packed double-<br>precision floating-point<br>values from <i>xmm</i> to <i>m128</i><br>using non-temporal hint. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |



# **MOVNTPS—Store Packed Single-Precision Floating-Point Values Using Non-Temporal Hint**

| Opcode   | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                            |
|----------|----------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------|
| OF 2B /r | MOVNTPS <i>m128</i> , <i>xmm</i> | Α         | Valid          | Valid               | Move packed single-<br>precision floating-point<br>values from xmm to m128<br>using non-temporal hint. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2       | Operand 3 | Operand 4 |
|-------|---------------|-----------------|-----------|-----------|
| '     | '             | '               | •         | •         |
| Α     | ModRM:r/m (w) | ModRM:reg (r)   | NA        | NA        |
| ١, ,, | mountinii (m) | wourthin og (r) | 147.1     |           |

. . .

# MOVNTQ—Store of Quadword Using Non-Temporal Hint

| Opcode   | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|----------|----------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| OF E7 /r | MOVNTQ <i>m64</i> ,<br><i>mm</i> | Α         | Valid          | Valid               | Move quadword from $mm$ to $m64$ using non-temporal hint. |

#### **Instruction Operand Encoding**

| Op/I | En Operand 1  | Operand 2     | Operand 3 | Operand 4 |
|------|---------------|---------------|-----------|-----------|
| А    | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |



## MOVQ-Move Quadword

| Opcode   | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                     |
|----------|----------------------------------|-----------|----------------|---------------------|-------------------------------------------------|
| OF 6F /r | MOVQ <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Move quadword from mm/m64 to mm.                |
| OF 7F /r | MOVQ <i>mm/m64, mm</i>           | В         | Valid          | Valid               | Move quadword from <i>mm</i> to <i>mm/m64</i> . |
| F3 OF 7E | MOVQ xmm1,<br>xmm2/m64           | Α         | Valid          | Valid               | Move quadword from xmm2/mem64 to xmm1.          |
| 66 OF D6 | MOVQ<br>xmm2/m64,<br>xmm1        | В         | Valid          | Valid               | Move quadword from xmm1 to xmm2/mem64.          |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. . .

# MOVQ2DQ—Move Quadword from MMX Technology to XMM Register

| Opcode   | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                   |
|----------|-----------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------|
| F3 OF D6 | MOVQ2DQ <i>xmm</i> ,<br><i>mm</i> | Α         | Valid          | Valid               | Move quadword from <i>mmx</i> to low quadword of <i>xmm</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:reg (r) | NA        | NA        |



# MOVS/MOVSB/MOVSW/MOVSD/MOVSQ—Move Data from String to String

| Opcode     | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                            |
|------------|------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| A4         | MOVS <i>m8, m8</i>           | Α         | Valid          | Valid               | For legacy mode, Move byte from address DS:(E)SI to ES:(E)DI. For 64-bit mode move byte from address (R E)SI to (R E)DI.               |
| A5         | MOVS <i>m16</i> , <i>m16</i> | Α         | Valid          | Valid               | For legacy mode, move<br>word from address DS:(E)SI<br>to ES:(E)DI. For 64-bit mode<br>move word at address<br>(R E)SI to (R E)DI.     |
| A5         | MOVS <i>m32</i> , <i>m32</i> | A         | Valid          | Valid               | For legacy mode, move<br>dword from address DS:(E)SI<br>to ES:(E)DI. For 64-bit mode<br>move dword from address<br>(R E)SI to (R E)DI. |
| REX.W + A5 | MOVS <i>m64</i> , <i>m64</i> | Α         | Valid          | N.E.                | Move qword from address (R E)SI to (R E)DI.                                                                                            |
| A4         | MOVSB                        | A         | Valid          | Valid               | For legacy mode, Move byte from address DS:(E)SI to ES:(E)DI. For 64-bit mode move byte from address (R E)SI to (R E)DI.               |
| A5         | MOVSW                        | A         | Valid          | Valid               | For legacy mode, move<br>word from address DS:(E)SI<br>to ES:(E)DI. For 64-bit mode<br>move word at address<br>(R E)SI to (R E)DI.     |
| A5         | MOVSD                        | A         | Valid          | Valid               | For legacy mode, move<br>dword from address DS:(E)SI<br>to ES:(E)DI. For 64-bit mode<br>move dword from address<br>(R E)SI to (R E)DI. |
| REX.W + A5 | MOVSQ                        | Α         | Valid          | N.E.                | Move qword from address (R E)SI to (R E)DI.                                                                                            |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



# MOVSD—Move Scalar Double-Precision Floating-Point Value

|                     |                                        |           |                | 9                   |                                                                                                            |
|---------------------|----------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------|
| Opcode              | Instruction                            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                |
| F2 0F 10 / <i>r</i> | MOVSD <i>xmm1</i> ,<br><i>xmm2/m64</i> | A         | Valid          | Valid               | Move scalar double-<br>precision floating-point<br>value from <i>xmm2/m64</i> to<br><i>xmm1</i> register.  |
| F2 0F 11 / <i>r</i> | MOVSD<br>xmm2/m64,<br>xmm1             | В         | Valid          | Valid               | Move scalar double-<br>precision floating-point<br>value from <i>xmm1</i> register<br>to <i>xmm2/m64</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. . .

## MOVSHDUP—Move Packed Single-FP High and Duplicate

|                     |                                |           |                | 9                   |                                                                                                                                                                                                       |
|---------------------|--------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Opcode              | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                           |
| F3 0F 16 / <i>r</i> | MOVSHDUP<br>xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Move two single-precision floating-point values from the higher 32-bit operand of each qword in <i>xmm2/m128</i> to <i>xmm1</i> and duplicate each 32-bit operand to the lower 32-bits of each qword. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



## MOVSLDUP—Move Packed Single-FP Low and Duplicate

| Opcode              | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                           |
|---------------------|--------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 12 / <i>r</i> | MOVSLDUP<br>xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Move two single-precision floating-point values from the lower 32-bit operand of each qword in <i>xmm2/m128</i> to <i>xmm1</i> and duplicate each 32-bit operand to the higher 32-bits of each qword. |

#### **Instruction Operand Encoding**

|       |               | •             |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. .

## MOVSS—Move Scalar Single-Precision Floating-Point Values

| Opcode              | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                      |
|---------------------|-------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------|
| F3 0F 10 / <i>r</i> | MOVSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Move scalar single-precision floating-point value from <i>xmm2/m32</i> to <i>xmm1</i> register.  |
| F3 0F 11 / <i>r</i> | MOVSS<br>xmm2/m32, xmm  | В         | Valid          | Valid               | Move scalar single-precision floating-point value from <i>xmm1</i> register to <i>xmm2/m32</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |



## MOVSX/MOVSXD—Move with Sign-Extension

| Opcode          | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                      |
|-----------------|-----------------------------------|-----------|----------------|---------------------|--------------------------------------------------|
| OF BE /r        | MOVSX <i>r16, r/m8</i>            | Α         | Valid          | Valid               | Move byte to word with sign-extension.           |
| OF BE /r        | MOVSX <i>r32, r/m8</i>            | Α         | Valid          | Valid               | Move byte to doubleword with sign-extension.     |
| REX + OF BE /r  | MOVSX <i>r64, r/m8*</i>           | Α         | Valid          | N.E.                | Move byte to quadword with sign-extension.       |
| OF BF /r        | MOVSX <i>r32,</i><br><i>r/m16</i> | Α         | Valid          | Valid               | Move word to doubleword, with sign-extension.    |
| REX.W + OF BF   | MOVSX <i>r64,</i><br><i>r/m16</i> | Α         | Valid          | N.E.                | Move word to quadword with sign-extension.       |
| REX.W** + 63 /r | MOVSXD r64,<br>r/m32              | Α         | Valid          | N.E.                | Move doubleword to quadword with sign-extension. |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*\*</sup> The use of MOVSXD without REX.W in 64-bit mode is discouraged, Regular MOV should be used instead of using MOVSXD without REX.W.



# **MOVUPD—Move Unaligned Packed Double-Precision Floating-Point Values**

| Opcode      | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                          |
|-------------|------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------|
| 66 0F 10 /r | MOVUPD <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Move packed double-<br>precision floating-point<br>values from xmm2/m128 to<br>xmm1. |
| 66 0F 11 /r | MOVUPD<br>xmm2/m128,<br>xmm              | В         | Valid          | Valid               | Move packed double-<br>precision floating-point<br>values from xmm1 to<br>xmm2/m128. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. . .

## MOVUPS—Move Unaligned Packed Single-Precision Floating-Point Values

|          | move enangmen                | 1 1 GO    | tou onig       |                     | mi i loating i onit vala                                                             |
|----------|------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------|
| Opcode   | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                          |
| OF 10 /r | MOVUPS xmm1,<br>xmm2/m128    | Α         | Valid          | Valid               | Move packed single-<br>precision floating-point<br>values from xmm2/m128 to<br>xmm1. |
| OF 11 /r | MOVUPS<br>xmm2/m128,<br>xmm1 | В         | Valid          | Valid               | Move packed single-<br>precision floating-point<br>values from xmm1 to<br>xmm2/m128. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |

. .



## MOVZX-Move with Zero-Extend

| Opcode           | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                              |
|------------------|-----------------------------------|-----------|----------------|---------------------|------------------------------------------|
| OF B6 / <i>r</i> | MOVZX <i>r16, r/m8</i>            | Α         | Valid          | Valid               | Move byte to word with zero-extension.   |
| OF B6 / <i>r</i> | MOVZX <i>r32, r/m8</i>            | Α         | Valid          | Valid               | Move byte to doubleword, zero-extension. |
| REX.W + OF B6    | MOVZX <i>r64, r/m8*</i>           | Α         | Valid          | N.E.                | Move byte to quadword, zero-extension.   |
| OF B7 / <i>r</i> | MOVZX <i>r32,</i><br><i>r/m16</i> | Α         | Valid          | Valid               | Move word to doubleword, zero-extension. |
| REX.W + OF B7    | MOVZX <i>r64,</i><br><i>r/m16</i> | Α         | Valid          | N.E.                | Move word to quadword, zero-extension.   |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## MPSADBW — Compute Multiple Packed Sums of Absolute Difference

| Opcode            | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                           |
|-------------------|-------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 42 /r ib | MPSADBW xmm1,<br>xmm2/m128,<br>imm8 | A         | Valid          | Valid               | Sums absolute 8-bit integer difference of adjacent groups of 4 byte integers in xmm1 and xmm2/m128 and writes the results in xmm1. Starting offsets within xmm1 and xmm2/m128 are determined by imm8. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if the REX prefix is used: AH, BH, CH, DH.



# **MUL—Unsigned Multiply**

| Opcode        | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                              |
|---------------|-------------------|-----------|----------------|---------------------|----------------------------------------------------------|
| F6 /4         | MUL <i>r/m8</i>   | Α         | Valid          | Valid               | Unsigned multiply (AX $\leftarrow$ AL * $r/m8$ ).        |
| REX + F6 /4   | MUL <i>r/m8</i> * | Α         | Valid          | N.E.                | Unsigned multiply (AX $\leftarrow$ AL * $r/m8$ ).        |
| F7 /4         | MUL <i>r/m16</i>  | Α         | Valid          | Valid               | Unsigned multiply (DX:AX $\leftarrow$ AX * $r/m16$ ).    |
| F7 /4         | MUL <i>r/m32</i>  | Α         | Valid          | Valid               | Unsigned multiply (EDX:EAX $\leftarrow$ EAX * $r/m32$ ). |
| REX.W + F7 /4 | MUL <i>r/m64</i>  | Α         | Valid          | N.E.                | Unsigned multiply (RDX:RAX<br>← RAX * r/m64.             |

## NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. . .

## MULPD—Multiply Packed Double-Precision Floating-Point Values

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                        |
|-------------|--------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------|
| 66 0F 59 /r | MULPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Multiply packed double-<br>precision floating-point<br>values in <i>xmm2/m128</i> by <i>xmm1</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



# **MULPS—Multiply Packed Single-Precision Floating-Point Values**

| Opcode   | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                          |
|----------|--------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------|
| OF 59 /r | MULPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Multiply packed single-<br>precision floating-point<br>values in <i>xmm2/mem</i> by<br><i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# MULSD—Multiply Scalar Double-Precision Floating-Point Values

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                               |
|-------------|-------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| F2 0F 59 /r | MULSD xmm1,<br>xmm2/m64 | A         | Valid          | Valid               | Multiply the low double-precision floating-point value in <i>xmm2/mem64</i> by low double-precision floating-point value in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

#### **MULSS—Multiply Scalar Single-Precision Floating-Point Values**

| Opcode              | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                 |
|---------------------|-------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| F3 0F 59 / <i>r</i> | MULSS xmm1,<br>xmm2/m32 | A         | Valid          | Valid               | Multiply the low single-precision floating-point value in <i>xmm2/mem</i> by the low single-precision floating-point value in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



#### **MWAIT—Monitor Wait**

| Opcode          | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                |
|-----------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 01 <i>C9</i> | MWAIT       | Α         | Valid          | Valid               | A hint that allow the processor to stop instruction execution and enter an implementation-dependent optimized state until occurrence of a class of events. |

#### **Instruction Operand Encoding**

|       |           | •         | <u> </u>  |           |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| Α     | NA        | NA        | NA        | NA        |

. . .

#### 2. Updates to Chapter 4, Volume 2B

Change bars show changes to Chapter 4 of the *Intel*<sup>®</sup> 64 and *IA-32 Architectures Software Developer's Manual, Volume 2B:* Instruction Set Reference, N-Z.

------

...

# **NEG—Two's Complement Negation**

| Opcode        | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|---------------|------------------|-----------|----------------|---------------------|----------------------------------------|
| F6/3          | NEG r/m8         | Α         | Valid          | Valid               | Two's complement negate r/m8.          |
| REX + F6 /3   | NEG <i>r/m8*</i> | Α         | Valid          | N.E.                | Two's complement negate <i>r/m8</i> .  |
| F7 /3         | NEG <i>r/m16</i> | Α         | Valid          | Valid               | Two's complement negate <i>r/m16.</i>  |
| F7 /3         | NEG <i>r/m32</i> | Α         | Valid          | Valid               | Two's complement negate <i>r/m32</i> . |
| REX.W + F7 /3 | NEG <i>r/m64</i> | Α         | Valid          | N.E.                | Two's complement negate r/m64.         |

#### NOTES:

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | NA        | NA        | NA        |

. . .

#### **NOP—No Operation**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                          |
|----------|-------------|-----------|----------------|---------------------|--------------------------------------|
| 90       | NOP         | Α         | Valid          | Valid               | One byte no-operation instruction.   |
| OF 1F /O | NOP r/m16   | В         | Valid          | Valid               | Multi-byte no-operation instruction. |
| OF 1F /O | NOP r/m32   | В         | Valid          | Valid               | Multi-byte no-operation instruction. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | NA            | NA        | NA        | NA        |
| В     | ModRM:r/m (r) | NA        | NA        | NA        |

. .

# **NOT—One's Complement Negation**

| Opcode        | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|---------------|------------------|-----------|----------------|---------------------|----------------------------|
| F6 /2         | NOT r/m8         | Α         | Valid          | Valid               | Reverse each bit of r/m8.  |
| REX + F6 /2   | NOT <i>r/m8*</i> | Α         | Valid          | N.E.                | Reverse each bit of r/m8.  |
| F7 /2         | NOT <i>r/m16</i> | Α         | Valid          | Valid               | Reverse each bit of r/m16. |
| F7 /2         | NOT <i>r/m32</i> | Α         | Valid          | Valid               | Reverse each bit of r/m32. |
| REX.W + F7 /2 | NOT <i>r/m64</i> | Α         | Valid          | N.E.                | Reverse each bit of r/m64. |

#### NOTES:

\* In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| '     | •                | '         | •         | '         |
| Α     | ModRM:r/m (r, w) | NA        | NA        | NA        |
|       |                  |           |           |           |



# **OR—Logical Inclusive OR**

| Opcode                  | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                         |
|-------------------------|--------------------------------|-----------|----------------|---------------------|-------------------------------------|
| OC <i>ib</i>            | OR AL, i <i>mm8</i>            | Α         | Valid          | Valid               | AL OR imm8.                         |
| OD <i>iw</i>            | OR AX, i <i>mm16</i>           | Α         | Valid          | Valid               | AX OR imm16.                        |
| OD <i>id</i>            | OR EAX, i <i>mm32</i>          | Α         | Valid          | Valid               | EAX OR imm32.                       |
| REX.W + OD id           | OR RAX, i <i>mm32</i>          | Α         | Valid          | N.E.                | RAX OR imm32 (sign-extended).       |
| 80 /1 <i>ib</i>         | OR <i>r/m8, imm8</i>           | В         | Valid          | Valid               | r/m8 OR imm8.                       |
| REX + 80 /1 <i>ib</i>   | OR <i>r/m8*, imm8</i>          | В         | Valid          | N.E.                | r/m8 OR imm8.                       |
| 81 /1 <i>iw</i>         | OR <i>r/m16, imm16</i>         | В         | Valid          | Valid               | r/m16 OR imm16.                     |
| 81 /1 <i>id</i>         | OR <i>r/m32, imm32</i>         | В         | Valid          | Valid               | r/m32 OR imm32.                     |
| REX.W + 81 /1 <i>id</i> | OR <i>r/m64</i> , <i>imm32</i> | В         | Valid          | N.E.                | r/m64 OR imm32 (sign-<br>extended). |
| 83 /1 <i>ib</i>         | OR <i>r/m16, imm8</i>          | В         | Valid          | Valid               | r/m16 OR imm8 (sign-<br>extended).  |
| 83 /1 <i>ib</i>         | OR <i>r/m32, imm8</i>          | В         | Valid          | Valid               | r/m32 OR imm8 (sign-<br>extended).  |
| REX.W + 83 /1 <i>ib</i> | OR <i>r/m64, imm8</i>          | В         | Valid          | N.E.                | r/m64 OR imm8 (sign-<br>extended).  |
| 08 /r                   | OR <i>r/m8, r8</i>             | С         | Valid          | Valid               | r/m8 OR r8.                         |
| REX + 08 /r             | OR <i>r/m8*, r8*</i>           | С         | Valid          | N.E.                | <i>r/m8</i> OR <i>r8.</i>           |
| 09 /r                   | OR <i>r/m16, r16</i>           | С         | Valid          | Valid               | r/m16 OR r16.                       |
| 09 /r                   | OR <i>r/m32, r32</i>           | С         | Valid          | Valid               | r/m32 OR r32.                       |
| REX.W + 09 /r           | OR <i>r/m64, r64</i>           | С         | Valid          | N.E.                | r/m64 OR r64.                       |
| 0A / <i>r</i>           | OR <i>r8, r/m8</i>             | D         | Valid          | Valid               | <i>r8</i> OR <i>r/m8.</i>           |
| REX + 0A /r             | OR <i>r8*, r/m8*</i>           | D         | Valid          | N.E.                | <i>r8</i> OR <i>r/m8.</i>           |
| 0B / <i>r</i>           | OR <i>r16, r/m16</i>           | D         | Valid          | Valid               | r16 OR r/m16.                       |
| OB / <i>r</i>           | OR <i>r32, r/m32</i>           | D         | Valid          | Valid               | <i>r32</i> OR <i>r/m32.</i>         |
| REX.W + OB /r           | OR <i>r64, r/m64</i>           | D         | Valid          | N.E.                | r64 OR r/m64.                       |

#### NOTES:

\* In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | AL/AX/EAX/RAX    | imm8/16/32    | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8/16/32    | NA        | NA        |
| С     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| D     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# **ORPD—Bitwise Logical OR of Double-Precision Floating-Point Values**

|             | 9                       |           |                |                     | 3                                 |
|-------------|-------------------------|-----------|----------------|---------------------|-----------------------------------|
| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                       |
| 66 OF 56 /r | ORPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise OR of xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Ī | Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|---|-------|------------------|---------------|-----------|-----------|
|   | Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

...

#### ORPS—Bitwise Logical OR of Single-Precision Floating-Point Values

| Opcode           | Instruction                            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                       |
|------------------|----------------------------------------|-----------|----------------|---------------------|-----------------------------------|
| 0F 56 / <i>r</i> | ORPS <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Bitwise OR of xmm2/m128 and xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

• • •

# **OUT—Output to Port**

| Opcode*      | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|--------------|-----------------------|-----------|----------------|---------------------|------------------------------------------------------------|
| E6 <i>ib</i> | OUT <i>imm8</i> , AL  | Α         | Valid          | Valid               | Output byte in AL to I/O port address <i>imm8</i> .        |
| E7 <i>ib</i> | OUT <i>imm8</i> , AX  | Α         | Valid          | Valid               | Output word in AX to I/O port address <i>imm8</i> .        |
| E7 <i>ib</i> | OUT <i>imm8</i> , EAX | Α         | Valid          | Valid               | Output doubleword in EAX to I/O port address <i>imm8</i> . |
| EE           | OUT DX, AL            | В         | Valid          | Valid               | Output byte in AL to I/O port address in DX.               |
| EF           | OUT DX, AX            | В         | Valid          | Valid               | Output word in AX to I/O port address in DX.               |
| EF           | OUT DX, EAX           | В         | Valid          | Valid               | Output doubleword in EAX to I/O port address in DX.        |

#### NOTES:

<sup>\*</sup> See IA-32 Architecture Compatibility section below.



| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | imm8      | NA        | NA        | NA        |
| В     | NA        | NA        | NA        | NA        |

. . .

#### **IA-32 Architecture Compatibility**

After executing an OUT instruction, the Pentium  $^{@}$  processor ensures that the EWBE# pin has been sampled active before it begins to execute the next instruction. (Note that the instruction can be prefetched if EWBE# is not active, but it will not be executed until the EWBE# pin is sampled active.) Only the Pentium processor family has the EWBE# pin.

. . .

#### OUTS/OUTSB/OUTSW/OUTSD—Output String to Port

| Opcode* | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                 |
|---------|---------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------|
| 6E      | OUTS DX, m8         | Α         | Valid          | Valid               | Output byte from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.                |
| 6F      | OUTS DX, m16        | Α         | Valid          | Valid               | Output word from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.                |
| 6F      | OUTS DX, <i>m32</i> | Α         | Valid          | Valid               | Output doubleword from<br>memory location specified in<br>DS:(E)SI or RSI to I/O port<br>specified in DX**. |
| 6E      | OUTSB               | Α         | Valid          | Valid               | Output byte from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.                |
| 6F      | OUTSW               | Α         | Valid          | Valid               | Output word from memory location specified in DS:(E)SI or RSI to I/O port specified in DX**.                |
| 6F      | OUTSD               | Α         | Valid          | Valid               | Output doubleword from<br>memory location specified in<br>DS:(E)SI or RSI to I/O port<br>specified in DX**. |

#### **NOTES:**

- \* See IA-32 Architecture Compatibility section below.
- \*\* In 64-bit mode, only 64-bit (RSI) and 32-bit (ESI) address sizes are supported. In non-64-bit mode, only 32-bit (ESI) and 16-bit (SI) address sizes are supported.



| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **IA-32 Architecture Compatibility**

After executing an OUTS, OUTSB, OUTSW, or OUTSD instruction, the Pentium processor ensures that the EWBE# pin has been sampled active before it begins to execute the next instruction. (Note that the instruction can be prefetched if EWBE# is not active, but it will not be executed until the EWBE# pin is sampled active.) Only the Pentium processor family has the EWBE# pin.

. . .

#### PABSB/PABSW/PABSD — Packed Absolute Value

| Opcode         | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                   |
|----------------|--------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------|
| OF 38 1C /r    | PABSB mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Compute the absolute value of bytes in mm2/m64 and store UNSIGNED result in mm1.              |
| 66 OF 38 1C /r | PABSB xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Compute the absolute value of bytes in xmm2/m128 and store UNSIGNED result in xmm1.           |
| OF 38 1D /r    | PABSW mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Compute the absolute value of 16-bit integers in mm2/m64 and store UNSIGNED result in mm1.    |
| 66 OF 38 1D /r | PABSW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Compute the absolute value of 16-bit integers in xmm2/m128 and store UNSIGNED result in xmm1. |
| OF 38 1E /r    | PABSD mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Compute the absolute value of 32-bit integers in mm2/m64 and store UNSIGNED result in mm1.    |
| 66 OF 38 1E /r | PABSD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Compute the absolute value of 32-bit integers in xmm2/m128 and store UNSIGNED result in xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



# PACKSSWB/PACKSSDW—Pack with Signed Saturation

| Opcode      | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                              |
|-------------|-----------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 63 /r    | PACKSSWB mm1,<br>mm2/m64    | A         | Valid          | Valid               | Converts 4 packed signed word integers from <i>mm1</i> and from <i>mm2/m64</i> into 8 packed signed byte integers in <i>mm1</i> using signed saturation. |
| 66 OF 63 /r | PACKSSWB xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Converts 8 packed signed word integers from xmm1 and from xxm2/m128 into 16 packed signed byte integers in xxm1 using signed saturation.                 |
| OF 6B /r    | PACKSSDW mm1,<br>mm2/m64    | A         | Valid          | Valid               | Converts 2 packed signed doubleword integers from mm1 and from mm2/m64 into 4 packed signed word integers in mm1 using signed saturation.                |
| 66 OF 6B /r | PACKSSDW xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Converts 4 packed signed doubleword integers from xmm1 and from xxm2/m128 into 8 packed signed word integers in xxm1 using signed saturation.            |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PACKUSDW — Pack with Unsigned Saturation

| Opcode         | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                          |
|----------------|-----------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 2B /r | PACKUSDW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Convert 4 packed signed doubleword integers from xmm1 and 4 packed signed doubleword integers from xmm2/m128 into 8 packed unsigned word integers in xmm1 using unsigned saturation. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### PACKUSWB—Pack with Unsigned Saturation

| Opcode      | Instruction                                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                        |
|-------------|--------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 67 /r    | PACKUSWB <i>mm,</i><br><i>mm/m64</i>       | A         | Valid          | Valid               | Converts 4 signed word integers from <i>mm</i> and 4 signed word integers from <i>mm/m64</i> into 8 unsigned byte integers in <i>mm</i> using unsigned saturation. |
| 66 OF 67 /r | PACKUSWB <i>xmm1</i> ,<br><i>xmm2/m128</i> | A         | Valid          | Valid               | Converts 8 signed word integers from xmm1 and 8 signed word integers from xmm2/m128 into 16 unsigned byte integers in xmm1 using unsigned saturation.              |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PADDB/PADDW/PADDD—Add Packed Integers

| Opcode              | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|---------------------|-----------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------|
| OF FC /r            | PADDB <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Add packed byte integers from <i>mm/m64</i> and <i>mm</i> .            |
| 66 OF FC / <i>r</i> | PADDB xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Add packed byte integers from <i>xmm2/m128</i> and <i>xmm1</i> .       |
| OF FD /r            | PADDW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Add packed word integers from <i>mm/m64</i> and <i>mm</i> .            |
| 66 OF FD / <i>r</i> | PADDW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Add packed word integers from <i>xmm2/m128</i> and <i>xmm1</i> .       |
| OF FE /r            | PADDD <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Add packed doubleword integers from <i>mm/m64</i> and <i>mm</i> .      |
| 66 OF FE / <i>r</i> | PADDD xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Add packed doubleword integers from <i>xmm2/m128</i> and <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### PADDQ—Add Packed Quadword Integers

| Opcode              | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                    |
|---------------------|-------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------|
| OF D4 / <i>r</i>    | PADDQ <i>mm1,</i><br><i>mm2/m64</i> | Α         | Valid          | Valid               | Add quadword integer mm2/m64 to mm1.                           |
| 66 OF D4 / <i>r</i> | PADDQ xmm1,<br>xmm2/m128            | Α         | Valid          | Valid               | Add packed quadword integers <i>xmm2/m128</i> to <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PADDSB/PADDSW—Add Packed Signed Integers with Signed Saturation

| Opcode      | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|-------------|------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| OF EC /r    | PADDSB <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Add packed signed byte integers from <i>mm/m64</i> and <i>mm</i> and saturate the results.      |
| 66 OF EC /r | PADDSB xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Add packed signed byte integers from xmm2/m128 and xmm1 saturate the results.                   |
| OF ED /r    | PADDSW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Add packed signed word integers from <i>mm/m64</i> and <i>mm</i> and saturate the results.      |
| 66 OF ED /r | PADDSW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Add packed signed word integers from <i>xmm2/m128</i> and <i>xmm1</i> and saturate the results. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PADDUSB/PADDUSW—Add Packed Unsigned Integers with Unsigned Saturation

| Opcode      | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|-------------|-------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| OF DC /r    | PADDUSB <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Add packed unsigned byte integers from <i>mm/m64</i> and <i>mm</i> and saturate the results. |
| 66 OF DC /r | PADDUSB xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Add packed unsigned byte integers from xmm2/m128 and xmm1 saturate the results.              |
| OF DD /r    | PADDUSW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Add packed unsigned word integers from <i>mm/m64</i> and <i>mm</i> and saturate the results. |
| 66 OF DD /r | PADDUSW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Add packed unsigned word integers from xmm2/m128 to xmm1 and saturate the results.           |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PALIGNR — Packed Align Right

| Opcode      | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                       |
|-------------|-------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| OF 3A OF    | PALIGNR mm1,<br>mm2/m64, imm8       | A         | Valid          | Valid               | Concatenate destination and source operands, extract byte-aligned result shifted to the right by constant value in imm8 into mm1. |
| 66 OF 3A OF | PALIGNR xmm1,<br>xmm2/m128,<br>imm8 | A         | Valid          | Valid               | Concatenate destination and source operands, extract byte-aligned result shifted to the right by constant value in imm8 into xmm1 |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

. . .

#### **PAND—Logical AND**

| Opcode      | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                               |
|-------------|----------------------------------|-----------|----------------|---------------------|-------------------------------------------|
| OF DB /r    | PAND <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Bitwise AND <i>mm/m64</i> and <i>mm</i> . |
| 66 OF DB /r | PAND xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Bitwise AND of xmm2/m128 and xmm1.        |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PANDN—Logical AND NOT

| Opcode      | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                            |
|-------------|-----------------------------------|-----------|----------------|---------------------|----------------------------------------|
| OF DF /r    | PANDN <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Bitwise AND NOT of mm/m64 and mm.      |
| 66 OF DF /r | PANDN xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Bitwise AND NOT of xmm2/m128 and xmm1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### **PAUSE—Spin Loop Hint**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                           |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------|
| F3 90  | PAUSE       | А         | Valid          | Valid               | Gives hint to processor that improves performance of spin-wait loops. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### PAVGB/PAVGW—Average Packed Integers

| Opcode       | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
|--------------|--------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------|
| OF EO /r     | PAVGB mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Average packed unsigned byte integers from mm2/m64 and mm1 with rounding.    |
| 66 OF EO, /r | PAVGB xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Average packed unsigned byte integers from xmm2/m128 and xmm1 with rounding. |
| OF E3 /r     | PAVGW mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Average packed unsigned word integers from mm2/m64 and mm1 with rounding.    |
| 66 OF E3 /r  | PAVGW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Average packed unsigned word integers from xmm2/m128 and xmm1 with rounding. |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PBLENDVB — Variable Blend Packed Bytes

|                |                                               | -         |                | ,                   |                                                                                                                                     |
|----------------|-----------------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Opcode         | Instruction                                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                         |
| 66 OF 38 10 /r | PBLENDVB xmm1,<br>xmm2/m128,<br><xmm0></xmm0> | Α         | Valid          | Valid               | Select byte values from xmm1 and xmm2/m128 from mask specified in the high bit of each byte in XMMO and store the values into xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3     | Operand 4 |
|-------|------------------|---------------|---------------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | <xmmo></xmmo> | NA        |

. . .

#### PBLENDW — Blend Packed Words

| Opcode               | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                      |
|----------------------|-------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------|
| 66 OF 3A OE /r<br>ib | PBLENDW xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Select words from xmm1 and xmm2/m128 from mask specified in imm8 and store the values into xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |



# PCMPEQB/PCMPEQW/PCMPEQD— Compare Packed Data for Equal

| Opcode              | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                             |
|---------------------|-------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------|
| OF 74 /r            | PCMPEQB <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Compare packed bytes in <i>mm/m64</i> and <i>mm</i> for equality.       |
| 66 OF 74 / <i>r</i> | PCMPEQB xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Compare packed bytes in xmm2/m128 and xmm1 for equality.                |
| 0F 75 /r            | PCMPEQW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Compare packed words in <i>mm/m64</i> and <i>mm</i> for equality.       |
| 66 OF 75 / <i>r</i> | PCMPEQW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Compare packed words in xmm2/m128 and xmm1 for equality.                |
| 0F 76 / <i>r</i>    | PCMPEQD <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Compare packed doublewords in <i>mm/m64</i> and <i>mm</i> for equality. |
| 66 0F 76 /r         | PCMPEQD xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Compare packed doublewords in xmm2/m128 and xmm1 for equality.          |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### PCMPEQQ — Compare Packed Qword Data for Equal

| Opcode         | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                             |
|----------------|----------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------|
| 66 OF 38 29 /r | PCMPEQQ xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Compare packed qwords in <i>xmm2/m128</i> and <i>xmm1</i> for equality. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PCMPESTRI — Packed Compare Explicit Length Strings, Return Index

| Opcode                 | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                           |
|------------------------|------------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 61 /r<br>imm8 | PCMPESTRI<br>xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Perform a packed comparison of string data with explicit lengths, generating an index, and storing the result in ECX. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |

. . .

# PCMPESTRM — Packed Compare Explicit Length Strings, Return Mask

| Opcode                 | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                |
|------------------------|------------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 60 /r<br>imm8 | PCMPESTRM<br>xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Perform a packed comparison of string data with explicit lengths, generating a mask, and storing the result in <i>XMMO</i> |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |

. . .

#### PCMPISTRI — Packed Compare Implicit Length Strings, Return Index

| Opcode                 | Instruction                           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                           |
|------------------------|---------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 63 /r<br>imm8 | PCMPISTRI xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Perform a packed comparison of string data with implicit lengths, generating an index, and storing the result in ECX. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |



# PCMPISTRM — Packed Compare Implicit Length Strings, Return Mask

|                        |                                          |           |                | •                   |                                                                                                                              |
|------------------------|------------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------|
| Opcode                 | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                  |
| 66 OF 3A 62 /r<br>imm8 | PCMPISTRM<br>xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Perform a packed comparison of string data with implicit lengths, generating a mask, and storing the result in <i>XMMO</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | imm8      | NA        |

# PCMPGTB/PCMPGTW/PCMPGTD—Compare Packed Signed Integers for Greater Than

| Opcode      | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|-------------|-------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| OF 64 /r    | PCMPGTB <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Compare packed signed byte integers in <i>mm</i> and <i>mm/m64</i> for greater than.            |
| 66 OF 64 /r | PCMPGTB xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Compare packed signed byte integers in <i>xmm1</i> and <i>xmm2/m128</i> for greater than.       |
| OF 65 /r    | PCMPGTW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Compare packed signed word integers in <i>mm</i> and <i>mm/m64</i> for greater than.            |
| 66 OF 65 /r | PCMPGTW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Compare packed signed word integers in <i>xmm1</i> and <i>xmm2/m128</i> for greater than.       |
| OF 66 /r    | PCMPGTD <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Compare packed signed doubleword integers in <i>mm</i> and <i>mm/m64</i> for greater than.      |
| 66 0F 66 /r | PCMPGTD xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Compare packed signed doubleword integers in <i>xmm1</i> and <i>xmm2/m128</i> for greater than. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PCMPGTQ — Compare Packed Data for Greater Than

| Opcode         | Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                 |
|----------------|-------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------|
| 66 OF 38 37 /r | PCMPGTQ<br>xmm1,xmm2/m12<br>8 | Α         | Valid          | Valid               | Compare packed qwords in <i>xmm2/m128</i> and <i>xmm1</i> for greater than. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### PEXTRB/PEXTRD/PEXTRQ — Extract Byte/Dword/Qword

| Opcode                        | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                        |
|-------------------------------|------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 14<br>/r ib          | PEXTRB reg/m8,<br>xmm2, imm8 | A         | Valid          | Valid               | Extract a byte integer value from <i>xmm2</i> at the source byte offset specified by <i>imm8</i> into <i>rreg or m8</i> . The upper bits of r32 or r64 are zeroed. |
| 66 OF 3A 16<br>/r ib          | PEXTRD r/m32,<br>xmm2, imm8  | Α         | Valid          | Valid               | Extract a dword integer value from <i>xmm2</i> at the source dword offset specified by <i>imm8</i> into <i>r/m32</i> .                                             |
| 66 REX.W OF<br>3A 16<br>/r ib | PEXTRQ r/m64,<br>xmm2, imm8  | Α         | Valid          | N. E.               | Extract a qword integer value from <i>xmm2</i> at the source qword offset specified by <i>imm8</i> into r/m64.                                                     |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |

#### **Description**

Copies a data element (byte, dword, quadword) in the source operand (second operand) specified by the count operand (third operand) to the destination operand (first operand). The source operand is an XMM register. The destination operand can be a general-purpose register or a memory address. The count operand is an 8-bit immediate. When specifying a quadword [dword, byte] element, the [2, 4] least-significant bit(s) of the count operand specify the location.



In 64-bit mode, using a REX prefix in the form of REX.R permits this instruction to access additional registers (XMM8-XMM15, R8-15). PEXTRQ requires REX.W. If the destination operand is a general-purpose register, the default operand size of PEXTRB/PEXTRW is 64 bits.

. . .

#### **PEXTRW—Extract Word**

| Opcode               | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                           |
|----------------------|------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF C5 /r ib          | PEXTRW reg, mm,<br>imm8      | A         | Valid          | Valid               | Extract the word specified by <i>imm8</i> from <i>mm</i> and move it to <i>reg</i> , bits 15-0. The upper bits of r32 or r64 is zeroed.                               |
| 66 OF C5 /r ib       | PEXTRW reg,<br>xmm, imm8     | Α         | Valid          | Valid               | Extract the word specified by <i>imm8</i> from <i>xmm</i> and move it to <i>reg</i> , bits 15-0. The upper bits of r32 or r64 is zeroed.                              |
| 66 OF 3A 15<br>/r ib | PEXTRW reg/m16,<br>xmm, imm8 | В         | Valid          | Valid               | Extract the word specified by <i>imm8</i> from <i>xmm</i> and copy it to lowest 16 bits of <i>reg or m16</i> . Zero-extend the result in the destination, r32 or r64. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:reg (r) | imm8      | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |

. .

#### PHADDW/PHADDD — Packed Horizontal Add

| Opcode         | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                            |
|----------------|---------------------------|-----------|----------------|---------------------|--------------------------------------------------------|
| 0F 38 01 /r    | PHADDW mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Add 16-bit signed integers horizontally, pack to MM1.  |
| 66 0F 38 01 /r | PHADDW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Add 16-bit signed integers horizontally, pack to XMM1. |
| 0F 38 02 /r    | PHADDD mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Add 32-bit signed integers horizontally, pack to MM1.  |
| 66 0F 38 02 /r | PHADDD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Add 32-bit signed integers horizontally, pack to XMM1. |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PHADDSW — Packed Horizontal Add and Saturate

| Opcode         | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|----------------|----------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------|
| OF 38 03 /r    | PHADDSW mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Add 16-bit signed integers horizontally, pack saturated integers to MM1.  |
| 66 OF 38 O3 /r | PHADDSW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Add 16-bit signed integers horizontally, pack saturated integers to XMM1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

# PHMINPOSUW — Packed Horizontal Word Minimum

| Opcode         | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                    |
|----------------|----------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 41 /r | PHMINPOSUW<br>xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Find the minimum unsigned word in <i>xmm2/m128</i> and place its value in the low word of <i>xmm1</i> and its index in the second-lowest word of <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



#### PHSUBW/PHSUBD — Packed Horizontal Subtract

| Opcode         | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                 |
|----------------|---------------------------|-----------|----------------|---------------------|-------------------------------------------------------------|
| OF 38 05 /r    | PHSUBW mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Subtract 16-bit signed integers horizontally, pack to MM1.  |
| 66 OF 38 O5 /r | PHSUBW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract 16-bit signed integers horizontally, pack to XMM1. |
| OF 38 06 /r    | PHSUBD mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Subtract 32-bit signed integers horizontally, pack to MM1.  |
| 66 OF 38 O6 /r | PHSUBD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract 32-bit signed integers horizontally, pack to XMM1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PHSUBSW — Packed Horizontal Subtract and Saturate

|                | I dollod I lolle           | J         | o and that     | r and bare          | an a co                                                                      |
|----------------|----------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------|
| Opcode         | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
| OF 38 07 /r    | PHSUBSW mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Subtract 16-bit signed integer horizontally, pack saturated integers to MM1. |
| 66 OF 38 O7 /r | PHSUBSW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract 16-bit signed integer horizontally, pack saturated integers to XMM1 |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PINSRB/PINSRD/PINSRQ — Insert Byte/Dword/Qword

| Opcode                     | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                               |
|----------------------------|------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 20 /r<br>ib       | PINSRB xmm1,<br>r32/m8, imm8 | Α         | Valid          | Valid               | Insert a byte integer value from r32/m8 into xmm1 at the destination element in xmm1 specified by imm8.                   |
| 66 OF 3A 22 /r<br>ib       | PINSRD xmm1,<br>r/m32, imm8  | Α         | Valid          | Valid               | Insert a dword integer value from <i>r/m32</i> into the <i>xmm1</i> at the destination element specified by <i>imm8</i> . |
| 66 REX.W OF<br>3A 22 /r ib | PINSRQ xmm1,<br>r/m64, imm8  | Α         | N. E.          | Valid               | Insert a qword integer value from <i>r/m32</i> into the <i>xmm1</i> at the destination element specified by <i>imm8</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

. . .

#### PINSRW-Insert Word

| I III SILVV III     | SCIT WOIG                    |           |                |                     |                                                                                                             |
|---------------------|------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------|
| Opcode              | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                 |
| OF C4 / <i>r</i> ib | PINSRW mm,<br>r32/m16, imm8  | Α         | Valid          | Valid               | Insert the low word from r32 or from m16 into mm at the word position specified by imm8                     |
| 66 OF C4 /r ib      | PINSRW xmm,<br>r32/m16, imm8 | Α         | Valid          | Valid               | Move the low word of <i>r32</i> or from <i>m16</i> into xmm at the word position specified by <i>imm8</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |



# PMADDUBSW — Multiply and Add Packed Signed and Unsigned Bytes

| Opcode         | Instruction                     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                               |
|----------------|---------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| OF 38 04 /r    | PMADDUBSW<br>mm1, mm2/m64       | A         | Valid          | Valid               | Multiply signed and<br>unsigned bytes, add<br>horizontal pair of signed<br>words, pack saturated<br>signed-words to MM1.  |
| 66 OF 38 O4 /r | PMADDUBSW<br>xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Multiply signed and<br>unsigned bytes, add<br>horizontal pair of signed<br>words, pack saturated<br>signed-words to XMM1. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

#### PMADDWD—Multiply and Add Packed Integers

| Opcode      | Instruction                               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                    |
|-------------|-------------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF F5 /r    | PMADDWD <i>mm,</i><br><i>mm/m64</i>       | A         | Valid          | Valid               | Multiply the packed words in <i>mm</i> by the packed words in <i>mm/m64</i> , add adjacent doubleword results, and store in <i>mm</i> .                        |
| 66 OF F5 /r | PMADDWD <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Multiply the packed word integers in <i>xmm1</i> by the packed word integers in <i>xmm2/m128</i> , add adjacent doubleword results, and store in <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PMAXSB — Maximum of Packed Signed Byte Integers

| Opcode         | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                              |
|----------------|---------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3C /r | PMAXSB xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Compare packed signed byte integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed maximum values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PMAXSD — Maximum of Packed Signed Dword Integers

| Opcode         | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                               |
|----------------|------------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3D /r | PMAXSD <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Compare packed signed dword integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed maximum values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## PMAXSW—Maximum of Packed Signed Word Integers

| Opcode      | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                 |
|-------------|------------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------|
| OF EE /r    | PMAXSW mm1,<br>mm2/m64                   | Α         | Valid          | Valid               | Compare signed word integers in <i>mm2/m64</i> and <i>mm1</i> and return maximum values.    |
| 66 OF EE /r | PMAXSW <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Compare signed word integers in <i>xmm2/m128</i> and <i>xmm1</i> and return maximum values. |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PMAXUB—Maximum of Packed Unsigned Byte Integers

| Opcode              | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                    |
|---------------------|------------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------|
| OF DE /r            | PMAXUB <i>mm1,</i><br><i>mm2/m64</i>     | A         | Valid          | Valid               | Compare unsigned byte integers in <i>mm2/m64</i> and <i>mm1</i> and returns maximum values.    |
| 66 OF DE / <i>r</i> | PMAXUB <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Compare unsigned byte integers in <i>xmm2/m128</i> and <i>xmm1</i> and returns maximum values. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PMAXUD — Maximum of Packed Unsigned Dword Integers

| Opcode         | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                 |
|----------------|-----------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3F /r | PMAXUD <i>xmm1,</i><br><i>xmm2/m128</i> | A         | Valid          | Valid               | Compare packed unsigned dword integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed maximum values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PMAXUW — Maximum of Packed Word Integers

| Opcode         | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                |
|----------------|---------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3E /r | PMAXUW xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Compare packed unsigned word integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed maximum values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PMINSB — Minimum of Packed Signed Byte Integers

| Opcode         | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                              |
|----------------|------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 38 /r | PMINSB <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Compare packed signed byte integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed minimum values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
|       |                  |               |           |           |
| А     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### PMINSD — Minimum of Packed Dword Integers

| Opcode         | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                               |
|----------------|------------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 39 /r | PMINSD <i>xmm1</i> ,<br><i>xmm2/m128</i> | A         | Valid          | Valid               | Compare packed signed dword integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed minimum values in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PMINSW—Minimum of Packed Signed Word Integers

| Opcode      | Instruction                           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                 |
|-------------|---------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------|
| OF EA /r    | PMINSW <i>mm1</i> ,<br><i>mm2/m64</i> | Α         | Valid          | Valid               | Compare signed word integers in <i>mm2/m64</i> and <i>mm1</i> and return minimum values.    |
| 66 OF EA /r | PMINSW xmm1,<br>xmm2/m128             | Α         | Valid          | Valid               | Compare signed word integers in <i>xmm2/m128</i> and <i>xmm1</i> and return minimum values. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PMINUB—Minimum of Packed Unsigned Byte Integers

| Opcode      | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                    |
|-------------|------------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------|
| OF DA /r    | PMINUB <i>mm1,</i><br><i>mm2/m64</i>     | Α         | Valid          | Valid               | Compare unsigned byte integers in <i>mm2/m64</i> and <i>mm1</i> and returns minimum values.    |
| 66 OF DA /r | PMINUB <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Compare unsigned byte integers in <i>xmm2/m128</i> and <i>xmm1</i> and returns minimum values. |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PMINUD — Minimum of Packed Dword Integers

| Opcode         | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                 |
|----------------|---------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3B /r | PMINUD xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Compare packed unsigned dword integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed minimum values in <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PMINUW — Minimum of Packed Word Integers

| Opcode         | Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                |
|----------------|-------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 3A /r | PMINUW <i>xmm1, xmm2/m128</i> | Α         | Valid          | Valid               | Compare packed unsigned word integers in <i>xmm1</i> and <i>xmm2/m128</i> and store packed minimum values in <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

# PMOVMSKB—Move Byte Mask

| Opcode        | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                            |
|---------------|-------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------|
| OF D7 /r      | PMOVMSKB <i>r32</i> , <i>mm</i>     | Α         | Valid          | Valid               | Move a byte mask of <i>mm</i> to <i>r32</i> .                                          |
| REX.W + OF D7 | PMOVMSKB <i>r64</i> , <i>mm</i>     | Α         | Valid          | N.E.                | Move a byte mask of mm to the lower 32-bits of r64 and zero-fill the upper 32-bits.    |
| 66 OF D7 /r   | PMOVMSKB <i>reg</i> ,<br><i>xmm</i> | Α         | Valid          | Valid               | Move a byte mask of <i>xmm</i> to <i>reg</i> . The upper bits of r32 or r64 are zeroed |

#### **Instruction Operand Encoding**

|       |               |               | <u> </u>  |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (w) | ModRM:reg (r) | NA        | NA        |



# PMOVSX — Packed Move with Sign Extend

| Opcode         | Instruction                   | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                           |
|----------------|-------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 66 Of 38 20 /r | PMOVSXBW<br>xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Sign extend 8 packed signed 8-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 8 packed signed 16-bit integers in <i>xmm1</i> .  |
| 66 Of 38 21 /r | PMOVSXBD<br>xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Sign extend 4 packed signed 8-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 4 packed signed 32-bit integers in <i>xmm1</i> .  |
| 66 Of 38 22 /r | PMOVSXBQ<br>xmm1,<br>xmm2/m16 | Α         | Valid          | Valid               | Sign extend 2 packed signed 8-bit integers in the low 2 bytes of <i>xmm2/m16</i> to 2 packed signed 64-bit integers in <i>xmm1</i> .  |
| 66 Of 38 23 /r | PMOVSXWD<br>xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Sign extend 4 packed signed 16-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 4 packed signed 32-bit integers in <i>xmm1</i> . |
| 66 Of 38 24 /r | PMOVSXWQ<br>xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Sign extend 2 packed signed 16-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 2 packed signed 64-bit integers in <i>xmm1</i> . |
| 66 Of 38 25 /r | PMOVSXDQ<br>xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Sign extend 2 packed signed 32-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 2 packed signed 64-bit integers in <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



#### PMOVZX — Packed Move with Zero Extend

| Opcode         | Instruction                   | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                             |
|----------------|-------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|
| 66 Of 38 30 /r | PMOVZXBW<br>xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Zero extend 8 packed 8-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 8 packed 16-bit integers in <i>xmm1</i> .  |
| 66 Of 38 31 /r | PMOVZXBD<br>xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Zero extend 4 packed 8-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 4 packed 32-bit integers in <i>xmm1</i> .  |
| 66 Of 38 32 /r | PMOVZXBQ<br>xmm1,<br>xmm2/m16 | Α         | Valid          | Valid               | Zero extend 2 packed 8-bit integers in the low 2 bytes of <i>xmm2/m16</i> to 2 packed 64-bit integers in <i>xmm1</i> .  |
| 66 Of 38 33 /r | PMOVZXWD<br>xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Zero extend 4 packed 16-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 4 packed 32-bit integers in <i>xmm1</i> . |
| 66 Of 38 34 /r | PMOVZXWQ<br>xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Zero extend 2 packed 16-bit integers in the low 4 bytes of <i>xmm2/m32</i> to 2 packed 64-bit integers in <i>xmm1</i> . |
| 66 Of 38 35 /r | PMOVZXDQ<br>xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Zero extend 2 packed 32-bit integers in the low 8 bytes of <i>xmm2/m64</i> to 2 packed 64-bit integers in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

|       |               |               | <u> </u>  |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. .

#### PMULDQ — Multiply Packed Signed Dword Integers

| Opcode         | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                             |
|----------------|-----------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------|
| 66 OF 38 28 /r | PMULDQ <i>xmm1,</i><br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Multiply the packed signed dword integers in xmm1 and xmm2/m128 and store the quadword product in xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



#### PMULHRSW — Packed Multiply High with Round and Scale

| Opcode         | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                           |
|----------------|--------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------|
| OF 38 OB /r    | PMULHRSW mm1,<br>mm2/m64       | Α         | Valid          | Valid               | Multiply 16-bit signed<br>words, scale and round<br>signed doublewords, pack<br>high 16 bits to MM1.  |
| 66 OF 38 OB /r | PMULHRSW<br>xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Multiply 16-bit signed<br>words, scale and round<br>signed doublewords, pack<br>high 16 bits to XMM1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PMULHUW—Multiply Packed Unsigned Integers and Store High Result

| Opcode           | Instruction                               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                      |
|------------------|-------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| OF E4 / <i>r</i> | PMULHUW <i>mm1</i> , <i>mm2/m64</i>       | Α         | Valid          | Valid               | Multiply the packed unsigned word integers in <i>mm1</i> register and <i>mm2/m64</i> , and store the high 16 bits of the results in <i>mm1</i> . |
| 66 OF E4 /r      | PMULHUW <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Multiply the packed unsigned word integers in <i>xmm1</i> and <i>xmm2/m128</i> , and store the high 16 bits of the results in <i>xmm1</i> .      |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PMULHW—Multiply Packed Signed Integers and Store High Result

| Opcode      | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                    |
|-------------|------------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| OF E5 /r    | PMULHW <i>mm,</i><br><i>mm/m64</i>       | Α         | Valid          | Valid               | Multiply the packed signed word integers in <i>mm1</i> register and <i>mm2/m64</i> , and store the high 16 bits of the results in <i>mm1</i> . |
| 66 OF E5 /r | PMULHW <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Multiply the packed signed word integers in <i>xmm1</i> and <i>xmm2/m128</i> , and store the high 16 bits of the results in <i>xmm1</i> .      |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. .

# PMULLD — Multiply Packed Signed Dword Integers and Store Low Result

| Opcode         | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                              |
|----------------|------------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 38 40 /r | PMULLD <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Multiply the packed dword signed integers in <i>xmm1</i> and <i>xmm2/m128</i> and store the low 32 bits of each product in <i>xmm1</i> . |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PMULLW—Multiply Packed Signed Integers and Store Low Result

| Opcode      | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                   |
|-------------|------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| OF D5 /r    | PMULLW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Multiply the packed signed word integers in <i>mm1</i> register and <i>mm2/m64</i> , and store the low 16 bits of the results in <i>mm1</i> . |
| 66 OF D5 /r | PMULLW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Multiply the packed signed word integers in <i>xmm1</i> and <i>xmm2/m128</i> , and store the low 16 bits of the results in <i>xmm1</i> .      |

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PMULUDQ—Multiply Packed Unsigned Doubleword Integers

| Opcode      | Instruction                            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                              |
|-------------|----------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF F4 /r    | PMULUDQ <i>mm1</i> ,<br><i>mm2/m64</i> | Α         | Valid          | Valid               | Multiply unsigned doubleword integer in <i>mm1</i> by unsigned doubleword integer in <i>mm2/m64</i> , and store the quadword result in <i>mm1</i> .                      |
| 66 OF F4 /r | PMULUDQ xmm1,<br>xmm2/m128             | Α         | Valid          | Valid               | Multiply packed unsigned doubleword integers in <i>xmm1</i> by packed unsigned doubleword integers in <i>xmm2/m128</i> , and store the quadword results in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# POP—Pop a Value from the Stack

| Opcode        | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                    |
|---------------|-------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------|
| 8F /0         | POP r/ <i>m16</i> | Α         | Valid          | Valid               | Pop top of stack into <i>m16</i> ; increment stack pointer.                                    |
| 8F /0         | POP r/ <i>m32</i> | Α         | N.E.           | Valid               | Pop top of stack into <i>m32</i> ; increment stack pointer.                                    |
| 8F /0         | POP r/ <i>m64</i> | Α         | Valid          | N.E.                | Pop top of stack into <i>m64</i> ; increment stack pointer. Cannot encode 32-bit operand size. |
| 58+ <i>rw</i> | POP <i>r16</i>    | В         | Valid          | Valid               | Pop top of stack into <i>r16</i> ; increment stack pointer.                                    |
| 58+ <i>rd</i> | POP <i>r32</i>    | В         | N.E.           | Valid               | Pop top of stack into <i>r32</i> ; increment stack pointer.                                    |
| 58+ <i>rd</i> | POP <i>r64</i>    | В         | Valid          | N.E.                | Pop top of stack into <i>r64</i> ; increment stack pointer. Cannot encode 32-bit operand size. |
| 1F            | POP DS            | С         | Invalid        | Valid               | Pop top of stack into DS; increment stack pointer.                                             |
| 07            | POP ES            | С         | Invalid        | Valid               | Pop top of stack into ES; increment stack pointer.                                             |
| 17            | POP SS            | С         | Invalid        | Valid               | Pop top of stack into SS; increment stack pointer.                                             |
| OF A1         | POP FS            | С         | Valid          | Valid               | Pop top of stack into FS; increment stack pointer by 16 bits.                                  |
| OF A1         | POP FS            | С         | N.E.           | Valid               | Pop top of stack into FS; increment stack pointer by 32 bits.                                  |
| OF A1         | POP FS            | С         | Valid          | N.E.                | Pop top of stack into FS; increment stack pointer by 64 bits.                                  |
| OF A9         | POP GS            | С         | Valid          | Valid               | Pop top of stack into GS; increment stack pointer by 16 bits.                                  |
| OF A9         | POP GS            | С         | N.E.           | Valid               | Pop top of stack into GS; increment stack pointer by 32 bits.                                  |
| OF A9         | POP GS            | С         | Valid          | N.E.                | Pop top of stack into GS; increment stack pointer by 64 bits.                                  |



| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |
| В     | reg (w)       | NA        | NA        | NA        |
| С     | NA            | NA        | NA        | NA        |

. . .

# POPA/POPAD—Pop All General-Purpose Registers

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                |
|--------|-------------|-----------|----------------|---------------------|--------------------------------------------|
| 61     | POPA        | Α         | Invalid        | Valid               | Pop DI, SI, BP, BX, DX, CX, and AX.        |
| 61     | POPAD       | А         | Invalid        | Valid               | Pop EDI, ESI, EBP, EBX, EDX, ECX, and EAX. |

# **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

# POPCNT — Return the Count of Number of Bits Set to 1

| Opcode               | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description     |
|----------------------|------------------------------------|-----------|----------------|---------------------|-----------------|
| F3 OF B8 /r          | POPCNT <i>r16,</i><br><i>r/m16</i> | Α         | Valid          | Valid               | POPCNT on r/m16 |
| F3 OF B8 /r          | POPCNT <i>r32, r/m32</i>           | Α         | Valid          | Valid               | POPCNT on r/m32 |
| F3 REX.W OF B8<br>/r | POPCNT <i>r64,</i><br><i>r/m64</i> | A         | Valid          | N.E.                | POPCNT on r/m64 |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



## POPF/POPFD/POPFQ—Pop Stack into EFLAGS Register

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|------------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 9D         | POPF        | Α         | Valid          | Valid               | Pop top of stack into lower 16 bits of EFLAGS.    |
| 9D         | POPFD       | Α         | N.E.           | Valid               | Pop top of stack into EFLAGS.                     |
| REX.W + 9D | POPFQ       | Α         | Valid          | N.E.                | Pop top of stack and zero-<br>extend into RFLAGS. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

## **POR—Bitwise Logical OR**

| Opcode              | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|---------------------|------------------------|-----------|----------------|---------------------|---------------------------------------------|
| OF EB /r            | POR mm, mm/m64         | Α         | Valid          | Valid               | Bitwise OR of <i>mm/m64</i> and <i>mm</i> . |
| 66 OF EB / <i>r</i> | POR xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise OR of xmm2/m128 and xmm1.           |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



## PREFETCH*h*—Prefetch Data Into Caches

| Opcode   | Instruction    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                      |
|----------|----------------|-----------|----------------|---------------------|------------------------------------------------------------------|
| OF 18 /1 | PREFETCHTO m8  | Α         | Valid          | Valid               | Move data from <i>m8</i> closer to the processor using T0 hint.  |
| OF 18 /2 | PREFETCHT1 m8  | Α         | Valid          | Valid               | Move data from <i>m8</i> closer to the processor using T1 hint.  |
| OF 18 /3 | PREFETCHT2 m8  | Α         | Valid          | Valid               | Move data from <i>m8</i> closer to the processor using T2 hint.  |
| OF 18 /0 | PREFETCHNTA m8 | Α         | Valid          | Valid               | Move data from <i>m8</i> closer to the processor using NTA hint. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. . .

## **PSADBW—Compute Sum of Absolute Differences**

| Opcode      | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                                            |
|-------------|---------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF F6 /r    | PSADBW mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Computes the absolute differences of the packed unsigned byte integers from mm2 /m64 and mm1; differences are then summed to produce an unsigned word integer result.                                                  |
| 66 OF F6 /r | PSADBW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Computes the absolute differences of the packed unsigned byte integers from xmm2 /m128 and xmm1; the 8 low differences and 8 high differences are then summed separately to produce two unsigned word integer results. |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## **PSHUFB** — Packed Shuffle Bytes

| Opcode         | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|----------------|---------------------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| OF 38 00 /r    | PSHUFB mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Shuffle bytes in mm1 according to contents of mm2/m64.    |
| 66 OF 38 00 /r | PSHUFB xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Shuffle bytes in xmm1 according to contents of xmm2/m128. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

#### **PSHUFD—Shuffle Packed Doublewords**

| Chief B Chiarmo i dokod Bodibiotrords |                                    |           |                |                     |                                                                                                  |  |
|---------------------------------------|------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------|--|
| Opcode                                | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                      |  |
| 66 0F 70 /rib                         | PSHUFD xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Shuffle the doublewords in xmm2/m128 based on the encoding in imm8 and store the result in xmm1. |  |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |



## PSHUFHW—Shuffle Packed High Words

| Opcode        | Instruction                          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|---------------|--------------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| F3 0F 70 /rib | PSHUFHW xmm1,<br>xmm2/ m128,<br>imm8 | Α         | Valid          | Valid               | Shuffle the high words in xmm2/m128 based on the encoding in imm8 and store the result in xmm1. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

..

#### PSHUFLW—Shuffle Packed Low Words

|               | Official to a dollor                |           | 110.43         |                     |                                                                                                |
|---------------|-------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------|
| Opcode        | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                    |
| F2 OF 70 /rib | PSHUFLW xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Shuffle the low words in xmm2/m128 based on the encoding in imm8 and store the result in xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

. . .

#### **PSHUFW—Shuffle Packed Words**

| Opcode     | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                             |
|------------|------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------|
| OF 70 /rib | PSHUFW mm1,<br>mm2/m64, imm8 | Α         | Valid          | Valid               | Shuffle the words in mm2/m64 based on the encoding in imm8 and store the result in mm1. |

#### **Instruction Operand Encoding**

|       |               | •             |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |



## PSIGNB/PSIGNW/PSIGND — Packed SIGN

| Opcode         | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                         |
|----------------|---------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------|
| OF 38 08 /r    | PSIGNB mm1,<br>mm2/m64    | A         | Valid          | Valid               | Negate/zero/preserve<br>packed byte integers in<br>mm1 depending on the<br>corresponding sign in<br>mm2/m64         |
| 66 OF 38 O8 /r | PSIGNB xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Negate/zero/preserve packed byte integers in xmm1 depending on the corresponding sign in xmm2/m128.                 |
| OF 38 09 /r    | PSIGNW mm1,<br>mm2/m64    | A         | Valid          | Valid               | Negate/zero/preserve packed word integers in mm1 depending on the corresponding sign in mm2/m128.                   |
| 66 OF 38 O9 /r | PSIGNW xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Negate/zero/preserve packed word integers in xmm1 depending on the corresponding sign in xmm2/m128.                 |
| OF 38 OA /r    | PSIGND mm1,<br>mm2/m64    | A         | Valid          | Valid               | Negate/zero/preserve<br>packed doubleword integers<br>in mm1 depending on the<br>corresponding sign in<br>mm2/m128. |
| 66 OF 38 OA /r | PSIGND xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Negate/zero/preserve packed doubleword integers in xmm1 depending on the corresponding sign in xmm2/m128.           |

#### **Instruction Operand Encoding**

|       |                  | -             |           |           |
|-------|------------------|---------------|-----------|-----------|
| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



## **PSLLDQ—Shift Double Quadword Left Logical**

| Opcode         | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|----------------|----------------------|-----------|----------------|---------------------|-----------------------------------------------------|
| 66 OF 73 /7 ib | PSLLDQ xmm1,<br>imm8 | Α         | Valid          | Valid               | Shift xmm1 left by imm8 bytes while shifting in 0s. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | imm8      | NA        | NA        |

. .

## PSLLW/PSLLD/PSLLQ—Shift Packed Data Left Logical

| Opcode           | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                   |
|------------------|-----------------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------|
| OF F1 / <i>r</i> | PSLLW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Shift words in <i>mm</i> left <i>mm/m64</i> while shifting in 0s.             |
| 66 OF F1 /r      | PSLLW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Shift words in <i>xmm1</i> left by <i>xmm2/m128</i> while shifting in 0s.     |
| OF 71 /6 ib      | PSLLW xmm1,<br>imm8               | В         | Valid          | Valid               | Shift words in <i>mm</i> left by <i>imm8</i> while shifting in Os.            |
| 66 OF 71 /6 ib   | PSLLW xmm1,<br>imm8               | В         | Valid          | Valid               | Shift words in xmm1 left by imm8 while shifting in 0s.                        |
| OF F2 / <i>r</i> | PSLLD <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Shift doublewords in <i>mm</i> left by <i>mm/m64</i> while shifting in Os.    |
| 66 0F F2 /r      | PSLLD xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Shift doublewords in xmm1 left by xmm2/m128 while shifting in Os.             |
| OF 72 /6 ib      | PSLLD mm, imm8                    | В         | Valid          | Valid               | Shift doublewords in <i>mm</i> left by <i>imm8</i> while shifting in 0s.      |
| 66 OF 72 /6 ib   | PSLLD xmm1,<br>imm8               | В         | Valid          | Valid               | Shift doublewords in <i>xmm1</i> left by <i>imm8</i> while shifting in 0s.    |
| OF F3 /r         | PSLLQ <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Shift quadword in <i>mm</i> left by <i>mm/m64</i> while shifting in 0s.       |
| 66 0F F3 /r      | PSLLQ xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Shift quadwords in <i>xmm1</i> left by <i>xmm2/m128</i> while shifting in Os. |
| OF 73 /6 ib      | PSLLQ mm, imm8                    | В         | Valid          | Valid               | Shift quadword in <i>mm</i> left by <i>imm8</i> while shifting in Os.         |



| Opcode         | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                              |
|----------------|---------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------|
| 66 OF 73 /6 ib | PSLLQ xmm1,<br>imm8 | В         | Valid          | Valid               | Shift quadwords in <i>xmm1</i> left by <i>imm8</i> while shifting in 0s. |

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |

. .

## PSRAW/PSRAD—Shift Packed Data Right Arithmetic

| Opcode         | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                             |
|----------------|-----------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------|
| OF E1 /r       | PSRAW mm,<br>mm/m64               | Α         | Valid          | Valid               | Shift words in <i>mm</i> right by <i>mm/m64</i> while shifting in sign bits.            |
| 66 OF E1 /r    | PSRAW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Shift words in <i>xmm1</i> right by <i>xmm2/m128</i> while shifting in sign bits.       |
| OF 71 /4 ib    | PSRAW mm, imm8                    | В         | Valid          | Valid               | Shift words in <i>mm</i> right by <i>imm8</i> while shifting in sign bits               |
| 66 OF 71 /4 ib | PSRAW xmm1,<br>imm8               | В         | Valid          | Valid               | Shift words in <i>xmm1</i> right by imm8 while shifting in sign bits                    |
| OF E2 /r       | PSRAD <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Shift doublewords in <i>mm</i> right by <i>mm/m64</i> while shifting in sign bits.      |
| 66 OF E2 /r    | PSRAD xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Shift doubleword in <i>xmm1</i> right by <i>xmm2 /m128</i> while shifting in sign bits. |
| OF 72 /4 ib    | PSRAD mm, imm8                    | В         | Valid          | Valid               | Shift doublewords in <i>mm</i> right by <i>imm8</i> while shifting in sign bits.        |
| 66 OF 72 /4 ib | PSRAD xmm1,<br>imm8               | В         | Valid          | Valid               | Shift doublewords in <i>xmm1</i> right by <i>imm8</i> while shifting in sign bits.      |



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |

. .

## PSRLDQ—Shift Double Quadword Right Logical

| Opcode         | Instruction          | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                  |
|----------------|----------------------|-----------|----------------|---------------------|--------------------------------------------------------------|
| 66 OF 73 /3 ib | PSRLDQ xmm1,<br>imm8 | A         | Valid          | Valid               | Shift <i>xmm1</i> right by <i>imm8</i> while shifting in Os. |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | imm8      | NA        | NA        |

. . .

## PSRLW/PSRLD/PSRLQ—Shift Packed Data Right Logical

| Opcode         | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                   |
|----------------|-----------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------|
| OF D1 /r       | PSRLW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Shift words in <i>mm</i> right by amount specified in <i>mm/m64</i> while shifting in 0s.                     |
| 66 OF D1 /r    | PSRLW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Shift words in <i>xmm1</i> right by amount specified in <i>xmm2/m128</i> while shifting in Os.                |
| OF 71 /2 ib    | PSRLW mm, imm8                    | В         | Valid          | Valid               | Shift words in <i>mm</i> right by <i>imm8</i> while shifting in Os.                                           |
| 66 0F 71 /2 ib | PSRLW xmm1,<br>imm8               | В         | Valid          | Valid               | Shift words in <i>xmm1</i> right by <i>imm8</i> while shifting in Os.                                         |
| OF D2 /r       | PSRLD <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Shift doublewords in <i>mm</i> right by amount specified in <i>mm/m64</i> while shifting in Os.               |
| 66 OF D2 /r    | PSRLD xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Shift doublewords in <i>xmm1</i> right by amount specified in <i>xmm2</i> / <i>m128</i> while shifting in 0s. |
| OF 72 /2 ib    | PSRLD mm, imm8                    | В         | Valid          | Valid               | Shift doublewords in <i>mm</i> right by <i>imm8</i> while shifting in 0s.                                     |



| Opcode         | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                        |
|----------------|-----------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------|
| 66 OF 72 /2 ib | PSRLD <i>xmm1</i> ,<br>imm8 | В         | Valid          | Valid               | Shift doublewords in <i>xmm1</i> right by <i>imm8</i> while shifting in 0s.                        |
| OF D3 /r       | PSRLQ mm,<br>mm/m64         | Α         | Valid          | Valid               | Shift <i>mm</i> right by amount specified in <i>mm/m64</i> while shifting in Os.                   |
| 66 OF D3 /r    | PSRLQ xmm1,<br>xmm2/m128    | Α         | Valid          | Valid               | Shift quadwords in <i>xmm1</i> right by amount specified in <i>xmm2/m128</i> while shifting in 0s. |
| 0F 73 /2 ib    | PSRLQ mm, imm8              | В         | Valid          | Valid               | Shift <i>mm</i> right by <i>imm8</i> while shifting in Os.                                         |
| 66 OF 73 /2 ib | PSRLQ xmm1,<br>imm8         | В         | Valid          | Valid               | Shift quadwords in <i>xmm1</i> right by <i>imm8</i> while shifting in Os.                          |

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8          | NA        | NA        |

. . .

## PSUBB/PSUBW/PSUBD—Subtract Packed Integers

| Opcode      | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                         |
|-------------|-----------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------|
| OF F8 /r    | PSUBB <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Subtract packed byte integers in <i>mm/m64</i> from packed byte integers in <i>mm</i> .             |
| 66 OF F8 /r | PSUBB xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Subtract packed byte integers in <i>xmm2/m128</i> from packed byte integers in <i>xmm1</i> .        |
| OF F9 /r    | PSUBW <i>mm,</i><br><i>mm/m64</i> | A         | Valid          | Valid               | Subtract packed word integers in <i>mm/m64</i> from packed word integers in <i>mm.</i>              |
| 66 OF F9 /r | PSUBW xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Subtract packed word integers in <i>xmm2/m128</i> from packed word integers in <i>xmm1</i> .        |
| OF FA /r    | PSUBD <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Subtract packed doubleword integers in <i>mm/m64</i> from packed doubleword integers in <i>mm</i> . |



| Opcode              | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                |
|---------------------|--------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------|
| 66 OF FA / <i>r</i> | PSUBD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract packed doubleword integers in <i>xmm2/mem128</i> from packed doubleword integers in <i>xmm1</i> . |

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## **PSUBQ—Subtract Packed Quadword Integers**

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                               |
|-------------|--------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------|
| OF FB /r    | PSUBQ mm1,<br>mm2/m64    | Α         | Valid          | Valid               | Subtract quadword integer in <i>mm1</i> from <i>mm2</i> / <i>m64</i> .    |
| 66 OF FB /r | PSUBQ xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract packed quadword integers in <i>xmm1</i> from <i>xmm2 /m128</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## PSUBSB/PSUBSW—Subtract Packed Signed Integers with Signed Saturation

| Opcode      | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                    |
|-------------|------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------|
| OF E8 /r    | PSUBSB mm,<br>mm/m64               | Α         | Valid          | Valid               | Subtract signed packed bytes in <i>mm/m64</i> from signed packed bytes in <i>mm</i> and saturate results.                      |
| 66 OF E8 /r | PSUBSB xmm1,<br>xmm2/m128          | A         | Valid          | Valid               | Subtract packed signed byte integers in <i>xmm2/m128</i> from packed signed byte integers in <i>xmm1</i> and saturate results. |
| OF E9 /r    | PSUBSW <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Subtract signed packed words in <i>mm/m64</i> from signed packed words in <i>mm</i> and saturate results.                      |



| Opcode              | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                      |
|---------------------|---------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------|
| 66 OF E9 / <i>r</i> | PSUBSW xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract packed signed word integers in xmm2/m128 from packed signed word integers in xmm1 and saturate results. |

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# PSUBUSB/PSUBUSW—Subtract Packed Unsigned Integers with Unsigned Saturation

| Opcode      | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                         |
|-------------|-------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------|
| OF D8 /r    | PSUBUSB <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Subtract unsigned packed bytes in <i>mm/m64</i> from unsigned packed bytes in <i>mm</i> and saturate result.        |
| 66 OF D8 /r | PSUBUSB xmm1,<br>xmm2/m128          | A         | Valid          | Valid               | Subtract packed unsigned byte integers in xmm2/m128 from packed unsigned byte integers in xmm1 and saturate result. |
| OF D9 /r    | PSUBUSW mm,<br>mm/m64               | Α         | Valid          | Valid               | Subtract unsigned packed words in <i>mm/m64</i> from unsigned packed words in <i>mm</i> and saturate result.        |
| 66 OF D9 /r | PSUBUSW xmm1,<br>xmm2/m128          | A         | Valid          | Valid               | Subtract packed unsigned word integers in xmm2/m128 from packed unsigned word integers in xmm1 and saturate result. |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



### **PTEST- Logical Compare**

| Opcode         | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                       |
|----------------|--------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------|
| 66 OF 38 17 /r | PTEST xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Set ZF if xmm2/m128 AND xmm1 result is all Os. Set CF if xmm2/m128 AND NOT xmm1 result is all Os. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

..

## PUNPCKHBW/PUNPCKHWD/PUNPCKHDQ/PUNPCKHQDQ— Unpack High Data

| Opcode              | Instruction                           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                            |
|---------------------|---------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------|
| 0F 68 /r            | PUNPCKHBW <i>mm, mm/m64</i>           | Α         | Valid          | Valid               | Unpack and interleave high-<br>order bytes from <i>mm</i> and <i>mm/m64</i> into <i>mm</i> .           |
| 66 0F 68 / <i>r</i> | PUNPCKHBW<br>xmm1,<br>xmm2/m128       | Α         | Valid          | Valid               | Unpack and interleave high-<br>order bytes from <i>xmm1</i> and <i>xmm2/m128</i> into <i>xmm1</i> .    |
| 0F 69 /r            | PUNPCKHWD <i>mm,</i> mm/m64           | Α         | Valid          | Valid               | Unpack and interleave high-<br>order words from <i>mm</i> and <i>mm/m64</i> into <i>mm</i> .           |
| 66 0F 69 / <i>r</i> | PUNPCKHWD<br>xmm1,<br>xmm2/m128       | Α         | Valid          | Valid               | Unpack and interleave high-<br>order words from <i>xmm1</i> and<br><i>xmm2/m128</i> into <i>xmm1</i> . |
| OF 6A /r            | PUNPCKHDQ <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Unpack and interleave high-<br>order doublewords from <i>mm</i><br>and <i>mm/m64</i> into <i>mm</i> .  |
| 66 OF 6A /r         | PUNPCKHDQ<br>xmm1,<br>xmm2/m128       | Α         | Valid          | Valid               | Unpack and interleave high-<br>order doublewords from<br>xmm1 and xmm2/m128<br>into xmm1.              |
| 66 OF 6D /r         | PUNPCKHQDQ<br>xmm1,<br>xmm2/m128      | Α         | Valid          | Valid               | Unpack and interleave high-<br>order quadwords from<br>xmm1 and xmm2/m128<br>into xmm1.                |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# PUNPCKLBW/PUNPCKLWD/PUNPCKLDQ/PUNPCKLQDQ—Unpack Low Data

| Opcode      | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                    |
|-------------|----------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------|
| 0F 60 /r    | PUNPCKLBW <i>mm, mm/m32</i>      | Α         | Valid          | Valid               | Interleave low-order bytes from <i>mm</i> and <i>mm/m32</i> into <i>mm</i> .                   |
| 66 OF 60 /r | PUNPCKLBW<br>xmm1,<br>xmm2/m128  | Α         | Valid          | Valid               | Interleave low-order bytes from <i>xmm1</i> and <i>xmm2/m128</i> into <i>xmm1</i> .            |
| 0F 61 /r    | PUNPCKLWD <i>mm, mm/m32</i>      | Α         | Valid          | Valid               | Interleave low-order words from <i>mm</i> and <i>mm/m32</i> into <i>mm</i> .                   |
| 66 OF 61 /r | PUNPCKLWD<br>xmm1,<br>xmm2/m128  | Α         | Valid          | Valid               | Interleave low-order words from <i>xmm1</i> and <i>xmm2/m128</i> into <i>xmm1</i> .            |
| 0F 62 /r    | PUNPCKLDQ <i>mm, mm/m32</i>      | Α         | Valid          | Valid               | Interleave low-order doublewords from <i>mm</i> and <i>mm/m32</i> into <i>mm</i> .             |
| 66 OF 62 /r | PUNPCKLDQ<br>xmm1,<br>xmm2/m128  | Α         | Valid          | Valid               | Interleave low-order doublewords from <i>xmm1</i> and <i>xmm2/m128</i> into xmm1.              |
| 66 OF 6C /r | PUNPCKLQDQ<br>xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Interleave low-order quadword from <i>xmm1</i> and <i>xmm2/m128</i> into <i>xmm1</i> register. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



## PUSH—Push Word, Doubleword or Quadword Onto the Stack

| Opcode*       | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|---------------|-------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| FF /6         | PUSH <i>r/m16</i> | Α         | Valid          | Valid               | Push <i>r/m16.</i>                                                                           |
| FF /6         | PUSH <i>r/m32</i> | Α         | N.E.           | Valid               | Push <i>r/m32.</i>                                                                           |
| FF /6         | PUSH r/m64        | Α         | Valid          | N.E.                | Push <i>r/m64</i> . Default operand size 64-bits.                                            |
| 50+ <i>rw</i> | PUSH <i>r16</i>   | В         | Valid          | Valid               | Push <i>r16.</i>                                                                             |
| 50+ <i>rd</i> | PUSH <i>r32</i>   | В         | N.E.           | Valid               | Push <i>r32.</i>                                                                             |
| 50+ <i>rd</i> | PUSH r64          | В         | Valid          | N.E.                | Push <i>r64</i> . Default operand size 64-bits.                                              |
| 6A            | PUSH <i>imm8</i>  | С         | Valid          | Valid               | Push sign-extended <i>imm8</i> . Stack pointer is incremented by the size of stack pointer.  |
| 68            | PUSH <i>imm16</i> | С         | Valid          | Valid               | Push sign-extended <i>imm16</i> . Stack pointer is incremented by the size of stack pointer. |
| 68            | PUSH <i>imm32</i> | С         | Valid          | Valid               | Push sign-extended <i>imm32</i> . Stack pointer is incremented by the size of stack pointer. |
| OE            | PUSH CS           | D         | Invalid        | Valid               | Push CS.                                                                                     |
| 16            | PUSH SS           | D         | Invalid        | Valid               | Push SS.                                                                                     |
| 1E            | PUSH DS           | D         | Invalid        | Valid               | Push DS.                                                                                     |
| 06            | PUSH ES           | D         | Invalid        | Valid               | Push ES.                                                                                     |
| OF AO         | PUSH FS           | D         | Valid          | Valid               | Push FS and decrement stack pointer by 16 bits.                                              |
| OF AO         | PUSH FS           | D         | N.E.           | Valid               | Push FS and decrement stack pointer by 32 bits.                                              |
| OF AO         | PUSH FS           | D         | Valid          | N.E.                | Push FS. Default operand size 64-bits. (66H override causes 16-bit operation).               |
| OF A8         | PUSH GS           | D         | Valid          | Valid               | Push GS and decrement stack pointer by 16 bits.                                              |
| OF A8         | PUSH GS           | D         | N.E.           | Valid               | Push GS and decrement stack pointer by 32 bits.                                              |
| OF A8         | PUSH GS           | D         | Valid          | N.E.                | Push GS, default operand size 64-bits. (66H override causes 16-bit operation).               |

#### NOTES:

<sup>\*</sup> See IA-32 Architecture Compatibility section below.



| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |
| В     | reg (r)       | NA        | NA        | NA        |
| С     | imm8/16/32    | NA        | NA        | NA        |
| D     | NA            | NA        | NA        | NA        |

. . .

### PUSHA/PUSHAD—Push All General-Purpose Registers

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                               |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------|
| 60     | PUSHA       | Α         | Invalid        | Valid               | Push AX, CX, DX, BX, original SP, BP, SI, and DI.         |
| 60     | PUSHAD      | A         | Invalid        | Valid               | Push EAX, ECX, EDX, EBX, original ESP, EBP, ESI, and EDI. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

## PUSHF/PUSHFD—Push EFLAGS Register onto the Stack

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                   |
|---------|-------------|-----------|----------------|---------------------|-------------------------------|
| 90      | PUSHF       | Α         | Valid          | Valid               | Push lower 16 bits of EFLAGS. |
| 9C      | PUSHFD      | Α         | N.E.           | Valid               | Push EFLAGS.                  |
| 9C      | PUSHFQ      | Α         | Valid          | N.E.                | Push RFLAGS.                  |

#### **Instruction Operand Encoding**

|       |           | •         |           |           |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| Α     | NA        | NA        | NA        | NA        |



## **PXOR—Logical Exclusive OR**

| Opcode*             | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                  |
|---------------------|----------------------------------|-----------|----------------|---------------------|----------------------------------------------|
| OF EF /r            | PXOR <i>mm,</i><br><i>mm/m64</i> | Α         | Valid          | Valid               | Bitwise XOR of <i>mm/m64</i> and <i>mm</i> . |
| 66 OF EF / <i>r</i> | PXOR xmm1,<br>xmm2/m128          | Α         | Valid          | Valid               | Bitwise XOR of xmm2/m128 and xmm1.           |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## RCL/RCR/ROL/ROR---Rotate

| Opcode**              | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                   |
|-----------------------|-----------------------|-----------|----------------|---------------------|---------------------------------------------------------------|
| D0 /2                 | RCL <i>r/m8</i> , 1   | Α         | Valid          | Valid               | Rotate 9 bits (CF, <i>r/m8</i> ) left once.                   |
| REX + D0 /2           | RCL <i>r/m8*</i> , 1  | Α         | Valid          | N.E.                | Rotate 9 bits (CF, <i>r/m8</i> ) left once.                   |
| D2 /2                 | RCL <i>r/m8</i> , CL  | В         | Valid          | Valid               | Rotate 9 bits (CF, <i>r/m8</i> ) left CL times.               |
| REX + D2 /2           | RCL r/m8*, CL         | В         | Valid          | N.E.                | Rotate 9 bits (CF, <i>r/m8</i> ) left CL times.               |
| CO /2 <i>ib</i>       | RCL r/m8, imm8        | С         | Valid          | Valid               | Rotate 9 bits (CF, <i>r/m8</i> ) left <i>imm8</i> times.      |
| REX + C0 /2 <i>ib</i> | RCL r/m8*, imm8       | С         | Valid          | N.E.                | Rotate 9 bits (CF, <i>r/m8</i> ) left <i>imm8</i> times.      |
| D1 /2                 | RCL <i>r/m16</i> , 1  | Α         | Valid          | Valid               | Rotate 17 bits (CF, <i>r/m16</i> ) left once.                 |
| D3 /2                 | RCL <i>r/m16</i> , CL | В         | Valid          | Valid               | Rotate 17 bits (CF, <i>r/m16</i> ) left CL times.             |
| C1 /2 <i>ib</i>       | RCL r/m16, imm8       | С         | Valid          | Valid               | Rotate 17 bits (CF, <i>r/m16</i> ) left <i>imm8</i> times.    |
| D1 /2                 | RCL <i>r/m32</i> , 1  | Α         | Valid          | Valid               | Rotate 33 bits (CF, <i>r/m32</i> ) left once.                 |
| REX.W + D1 /2         | RCL <i>r/m64</i> , 1  | Α         | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left once. Uses a 6 bit count.     |
| D3 /2                 | RCL <i>r/m32</i> , CL | В         | Valid          | Valid               | Rotate 33 bits (CF, <i>r/m32</i> ) left CL times.             |
| REX.W + D3 /2         | RCL <i>r/m64</i> , CL | В         | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left CL times. Uses a 6 bit count. |



|     | Opcode**                   | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                      |
|-----|----------------------------|------------------------|-----------|----------------|---------------------|------------------------------------------------------------------|
| I   | C1 /2 <i>ib</i>            | RCL <i>r/m32, imm8</i> | С         | Valid          | Valid               | Rotate 33 bits (CF, <i>r/m32</i> ) left <i>imm8</i> times.       |
| I   | REX.W + C1 /2<br><i>ib</i> | RCL r/m64, imm8        | С         | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left imm8 times. Uses a 6 bit count.  |
| I   | D0 /3                      | RCR <i>r/m8</i> , 1    | Α         | Valid          | Valid               | Rotate 9 bits (CF, <i>r/m8</i> ) right once.                     |
| I   | REX + D0 /3                | RCR <i>r/m8*</i> , 1   | Α         | Valid          | N.E.                | Rotate 9 bits (CF, <i>r/m8</i> ) right once.                     |
| I   | D2 /3                      | RCR <i>r/m8</i> , CL   | В         | Valid          | Valid               | Rotate 9 bits (CF, <i>r/m8</i> ) right CL times.                 |
| I   | REX + D2 /3                | RCR r/m8*, CL          | В         | Valid          | N.E.                | Rotate 9 bits (CF, <i>r/m8</i> ) right CL times.                 |
| I   | CO /3 <i>ib</i>            | RCR r/m8, imm8         | С         | Valid          | Valid               | Rotate 9 bits (CF, <i>r/m8</i> ) right <i>imm8</i> times.        |
| I   | REX + CO /3 <i>ib</i>      | RCR r/m8*, imm8        | С         | Valid          | N.E.                | Rotate 9 bits (CF, <i>r/m8</i> ) right <i>imm8</i> times.        |
| I   | D1 /3                      | RCR <i>r/m16</i> , 1   | Α         | Valid          | Valid               | Rotate 17 bits (CF, <i>r/m16</i> ) right once.                   |
| I   | D3 /3                      | RCR <i>r/m16</i> , CL  | В         | Valid          | Valid               | Rotate 17 bits (CF, <i>r/m16</i> ) right CL times.               |
| I   | C1 /3 <i>ib</i>            | RCR r/m16, imm8        | С         | Valid          | Valid               | Rotate 17 bits (CF, <i>r/m16</i> ) right <i>imm8</i> times.      |
| I   | D1 /3                      | RCR <i>r/m32</i> , 1   | Α         | Valid          | Valid               | Rotate 33 bits (CF, r/m32) right once. Uses a 6 bit count.       |
| I   | REX.W + D1 /3              | RCR <i>r/m64</i> , 1   | Α         | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right once. Uses a 6 bit count.       |
| I   | D3 /3                      | RCR <i>r/m32</i> , CL  | В         | Valid          | Valid               | Rotate 33 bits (CF, <i>r/m32</i> ) right CL times.               |
| I   | REX.W + D3 /3              | RCR <i>r/m64</i> , CL  | В         | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right CL times. Uses a 6 bit count.   |
| I   | C1 /3 <i>ib</i>            | RCR r/m32, imm8        | С         | Valid          | Valid               | Rotate 33 bits (CF, <i>r/m32</i> ) right <i>imm8</i> times.      |
| I   | REX.W + C1 /3 <i>ib</i>    | RCR r/m64, imm8        | С         | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right imm8 times. Uses a 6 bit count. |
| I . | DO /O                      | ROL <i>r/m8</i> , 1    | Α         | Valid          | Valid               | Rotate 8 bits <i>r/m8</i> left once.                             |
| I   | REX + D0 /0                | ROL <i>r/m8*</i> , 1   | Α         | Valid          | N.E.                | Rotate 8 bits <i>r/m8</i> left once                              |
| I   | D2 /0                      | ROL <i>r/m8</i> , CL   | В         | Valid          | Valid               | Rotate 8 bits <i>r/m8</i> left CL times.                         |
| I   | REX + D2 /0                | ROL <i>r/m8*</i> , CL  | В         | Valid          | N.E.                | Rotate 8 bits <i>r/m8</i> left CL times.                         |



| eft imm8 eft imm8 eft imm8 6 left 6 left CL |
|---------------------------------------------|
| 6 left<br>6 left CL                         |
| ∂left CL                                    |
|                                             |
| 4 loft                                      |
| 6 left                                      |
| 32 left                                     |
|                                             |
| 64 left<br>ount.                            |
| 2 left CL                                   |
| 4 left CL<br>count.                         |
| 32 left                                     |
| 64 left<br>6 bit                            |
| ight                                        |
| ight                                        |
| ight CL                                     |
| ight CL                                     |
| right                                       |
| right                                       |
| 6 right                                     |
| 6 right                                     |
| 6 right                                     |
| 32 right                                    |
|                                             |



| Opcode**                | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                              |
|-------------------------|------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------|
| REX.W + D1 /1           | ROR <i>r/m64</i> , 1   | Α         | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> right once. Uses a 6 bit count.              |
| D3 /1                   | ROR <i>r/m32</i> , CL  | В         | Valid          | Valid               | Rotate 32 bits <i>r/m32</i> right CL times.                              |
| REX.W + D3 /1           | ROR <i>r/m64</i> , CL  | В         | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> right CL times. Uses a 6 bit count.          |
| C1 /1 <i>ib</i>         | ROR <i>r/m32, imm8</i> | С         | Valid          | Valid               | Rotate 32 bits <i>r/m32</i> right <i>imm8</i> times.                     |
| REX.W + C1 /1 <i>ib</i> | ROR r/m64, imm8        | С         | Valid          | N.E.                | Rotate 64 bits <i>r/m64</i> right <i>imm8</i> times. Uses a 6 bit count. |

#### NOTES:

- \* In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.
- \*\* See IA-32 Architecture Compatibility section below.

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | 1         | NA        | NA        |
| В     | ModRM:r/m (w) | CL (r)    | NA        | NA        |
| С     | ModRM:r/m (w) | imm8      | NA        | NA        |

. .

# RCPPS—Compute Reciprocals of Packed Single-Precision Floating-Point Values

| Opcode*  | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                           |
|----------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 53 /r | RCPPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Computes the approximate reciprocals of the packed single-precision floating-point values in <i>xmm2/m128</i> and stores the results in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

|       |               | •             |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



## RCPSS—Compute Reciprocal of Scalar Single-Precision Floating-Point Values

| Opcode*             | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                       |
|---------------------|-------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 53 / <i>r</i> | RCPSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Computes the approximate reciprocal of the scalar single-precision floating-point value in <i>xmm2/m32</i> and stores the result in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## RDMSR—Read from Model Specific Register

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                             |
|---------|-------------|-----------|----------------|---------------------|-----------------------------------------|
| OF 32   | RDMSR       | Α         | Valid          | Valid               | Read MSR specified by ECX into EDX:EAX. |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

### RDPMC—Read Performance-Monitoring Counters

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
|---------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------|
| OF 33   | RDPMC       | Α         | Valid          | Valid               | Read performance-<br>monitoring counter<br>specified by ECX into<br>EDX:EAX. |

<sup>\*</sup> See IA-32 Architecture Compatibility section below.



| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

#### Description

The EAX register is loaded with the low-order 32 bits. The EDX register is loaded with the supported high-order bits of the counter. The number of high-order bits loaded into EDX is implementation specific on processors that do no support architectural performance monitoring. The width of fixed-function and general-purpose performance counters on processors supporting architectural performance monitoring are reported by CPUID 0AH leaf. See below for the treatment of the EDX register for "fast" reads.

The ECX register selects one of two type of performance counters, specifies the index relative to the base of each counter type, and selects "fast" read mode if supported. The two counter types are :

- General-purpose or special-purpose performance counters: The number of general-purpose counters is model specific if the processor does not support architectural performance monitoring, see Chapter 30 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B. Special-purpose counters are available only in selected processor members, see Section 30.13, 30.14 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B. This counter type is selected if ECX[30] is clear.
- Fixed-function performance counter. The number fixed-function performance counters is enumerated by CPUID 0AH leaf. See Chapter 30 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B. This counter type is selected if ECX[30] is set.

ECX[29:0] specifies the index. The width of general-purpose performance counters are 40-bits for processors that do not support architectural performance monitoring counters. The width of special-purpose performance counters are implementation specific. The width of fixed-function performance counters and general-purpose performance counters on processor supporting architectural performance monitoring are reported by CPUID 0AH leaf.

Table 4-2 lists valid indices of the general-purpose and special-purpose performance counters according to the derived displayed\_family/displayed\_model values of CPUID encoding for each processor family.

Table 4-2 Valid General and Special Purpose Performance Counter Index Range for RDPMC

| Processor Family                                           | Displayed_Family_Dis<br>played_Model/ Other<br>Signatures                       | Valid PMC<br>Index Range | General-<br>purpose<br>Counters |
|------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------|---------------------------------|
| P6                                                         | 06H_01H, 06H_03H,<br>06H_05H, 06H_06H,<br>06H_07H, 06H_08H,<br>06H_0AH, 06H_0BH | 0, 1                     | 0, 1                            |
| Pentium <sup>®</sup> 4, Intel <sup>®</sup> Xeon processors | OFH_00H, OFH_01H,<br>OFH_02H                                                    | ≥ 0 and ≤ 17             | ≥ 0 and ≤ 17                    |
| Pentium 4, Intel Xeon processors                           | (OFH_O3H, OFH_O4H,<br>OFH_O6H) and (L3 is<br>absent)                            | ≥ 0 and ≤ 17             | ≥ 0 and ≤ 17                    |



Table 4-2 Valid General and Special Purpose Performance Counter Index Range for RDPMC (Continued)

| Processor Family                                                                                                                                               | Displayed_Family_Dis<br>played_Model/ Other<br>Signatures | Valid PMC<br>Index Range | General-<br>purpose<br>Counters |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------|---------------------------------|
| Pentium M processors                                                                                                                                           | 06H_09H, 06H_0DH                                          | 0, 1                     | 0, 1                            |
| 64-bit Intel Xeon processors with L3                                                                                                                           | OFH_03H, OFH_04H)<br>and (L3 is present)                  | ≥ 0 and ≤ 25             | ≥ 0 and ≤ 17                    |
| Intel <sup>®</sup> Core <sup>™</sup> Solo and Intel <sup>®</sup> Core <sup>™</sup> Duo processors, Dual-core Intel <sup>®</sup> Xeon <sup>®</sup> processor LV | 06H_0EH                                                   | 0, 1                     | 0, 1                            |
| Intel <sup>®</sup> Core™2 Duo processor,<br>Intel Xeon processor 3000,<br>5100, 5300, 7300 Series -<br>general-purpose PMC                                     | O6H_OFH                                                   | 0, 1                     | 0, 1                            |
| Intel Xeon processors 7100 series with L3                                                                                                                      | (OFH_06H) and (L3 is present)                             | ≥ 0 and ≤ 25             | ≥ 0 and ≤ 17                    |
| Intel <sup>®</sup> Core™2 Duo processor<br>family, Intel Xeon processor<br>family - general-purpose PMC                                                        | 06H_17H                                                   | 0, 1                     | 0, 1                            |
| Intel Xeon processors 7400 series                                                                                                                              | (06H_1DH)                                                 | ≥ 0 and ≤ 9              | 0, 1                            |
| Intel <sup>®</sup> Atom™ processor family                                                                                                                      | 06H_1CH                                                   | 0, 1                     | 0, 1                            |
| Intel <sup>®</sup> Core™i7 processor, Intel<br>Xeon processors 5500 series                                                                                     | 06H_1AH, 06H_1EH,<br>06H_1FH, 06H_2EH                     | 0-3                      | 0, 1, 2, 3                      |

The Pentium 4 and Intel Xeon processors also support "fast" (32-bit) and "slow" (40-bit) reads on the first 18 performance counters. Selected this option using ECX[31]. If bit 31 is set, RDPMC reads only the low 32 bits of the selected performance counter. If bit 31 is clear, all 40 bits are read. A 32-bit result is returned in EAX and EDX is set to 0. A 32-bit read executes faster on Pentium 4 processors and Intel Xeon processors than a full 40-bit read.

On 64-bit Intel Xeon processors with L3, performance counters with indices 18-25 are 32-bit counters. EDX is cleared after executing RDPMC for these counters. On Intel Xeon processor 7100 series with L3, performance counters with indices 18-25 are also 32-bit counters.

In Intel Core 2 processor family, Intel Xeon processor 3000, 5100, 5300 and 7400 series, the fixed-function performance counters are 40-bits wide; they can be accessed by RDMPC with ECX between from 4000\_0000H and 4000\_0002H.

On Intel Xeon processor 7400 series, there are eight 32-bit special-purpose counters addressable with indices 2-9, ECX[30]=0.

When in protected or virtual 8086 mode, the performance-monitoring counters enabled (PCE) flag in register CR4 restricts the use of the RDPMC instruction as follows. When the PCE flag is set, the RDPMC instruction can be executed at any privilege level; when the flag is clear, the instruction can only be executed at privilege level 0. (When in real-address mode, the RDPMC instruction is always enabled.)

The performance-monitoring counters can also be read with the RDMSR instruction, when executing at privilege level 0.



The performance-monitoring counters are event counters that can be programmed to count events such as the number of instructions decoded, number of interrupts received, or number of cache loads. Appendix A, "Performance Monitoring Events," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B, lists the events that can be counted for various processors in the Intel 64 and IA-32 architecture families.

The RDPMC instruction is not a serializing instruction; that is, it does not imply that all the events caused by the preceding instructions have been completed or that events caused by subsequent instructions have not begun. If an exact event count is desired, software must insert a serializing instruction (such as the CPUID instruction) before and/or after the RDPMC instruction.

In the Pentium 4 and Intel Xeon processors, performing back-to-back fast reads are not guaranteed to be monotonic. To guarantee monotonicity on back-to-back reads, a serializing instruction must be placed between the two RDPMC instructions.

The RDPMC instruction can execute in 16-bit addressing mode or virtual-8086 mode; however, the full contents of the ECX register are used to select the counter, and the event count is stored in the full EAX and EDX registers. The RDPMC instruction was introduced into the IA-32 Architecture in the Pentium Pro processor and the Pentium processor with MMX technology. The earlier Pentium processors have performance-monitoring counters, but they must be read with the RDMSR instruction.

#### Operation

```
(* Intel Core i7 processor family and Intel Xeon processor 3400, 5500 series*)
Most significant counter bit (MSCB) = 47
IF ((CR4.PCE = 1) \text{ or } (CPL = 0) \text{ or } (CR0.PE = 0))
   THEN IF (ECX[30] = 1 and ECX[29:0] in valid fixed-counter range)
        EAX \leftarrow IA32\_FIXED\_CTR(ECX)[30:0];
        EDX \leftarrow IA32\_FIXED\_CTR(ECX)[MSCB:32];
   ELSE IF (ECX[30] = 0 and ECX[29:0] in valid general-purpose counter range)
        EAX \leftarrow PMC(ECX[30:0])[31:0];
        EDX \leftarrow PMC(ECX[30:0])[MSCB:32];
   ELSE (* ECX is not valid or CR4.PCE is 0 and CPL is 1, 2, or 3 and CR0.PE is 1 *)
        #GP(0);
FI:
(* Intel Core 2 Duo processor family and Intel Xeon processor 3000, 5100, 5300, 7400 series*)
Most significant counter bit (MSCB) = 39
IF ((CR4.PCE = 1) \text{ or } (CPL = 0) \text{ or } (CR0.PE = 0))
   THEN IF (ECX[30] = 1 and ECX[29:0] in valid fixed-counter range)
        EAX \leftarrow IA32\_FIXED\_CTR(ECX)[30:0];
        EDX \leftarrow IA32 FIXED CTR(ECX)[MSCB:32];
   ELSE IF (ECX[30] = 0 and ECX[29:0] in valid general-purpose counter range)
        EAX \leftarrow PMC(ECX[30:0])[31:0];
        EDX \leftarrow PMC(ECX[30:0])[MSCB:32];
   ELSE IF (ECX[30] = 0 and ECX[29:0] in valid special-purpose counter range)
        EAX \leftarrow PMC(ECX[30:0])[31:0]; (* 32-bit read *)
```



```
ELSE (* ECX is not valid or CR4.PCE is 0 and CPL is 1, 2, or 3 and CR0.PE is 1 *)
        #GP(0);
FI;
(* P6 family processors and Pentium processor with MMX technology *)
IF (ECX = 0 \text{ or } 1) and ((CR4.PCE = 1) \text{ or } (CPL = 0)) or (CR0.PE = 0)
   THEN
        EAX \leftarrow PMC(ECX)[31:0];
        EDX \leftarrow PMC(ECX)[39:32];
   ELSE (* ECX is not 0 or 1 or CR4.PCE is 0 and CPL is 1, 2, or 3 and CR0.PE is 1 *)
        #GP(0);
FI;
(* Processors with CPUID family 15 *)
IF ((CR4.PCE = 1) \text{ or } (CPL = 0) \text{ or } (CR0.PE = 0))
   THEN IF (ECX[30:0] = 0:17)
        THEN IF ECX[31] = 0
             THEN
                  EAX ← PMC(ECX[30:0])[31:0]; (* 40-bit read *)
                  EDX \leftarrow PMC(ECX[30:0])[39:32];
        ELSE (* ECX[31] = 1*)
             THEN
                  EAX ← PMC(ECX[30:0])[31:0]; (* 32-bit read *)
                  EDX \leftarrow 0;
        FI:
   ELSE IF (*64-bit Intel Xeon processor with L3 *)
        THEN IF (ECX[30:0] = 18:25)
             EAX ← PMC(ECX[30:0])[31:0]; (* 32-bit read *)
             EDX \leftarrow 0;
        FI;
   ELSE IF (*Intel Xeon processor 7100 series with L3 *)
        THEN IF (ECX[30:0] = 18:25)
             EAX ← PMC(ECX[30:0])[31:0]; (* 32-bit read *)
             EDX \leftarrow 0;
   ELSE (* Invalid PMC index in ECX[30:0], see Table 4-5. *)
        GP(0);
   FI:
ELSE (* CR4.PCE = 0 and (CPL = 1, 2, or 3) and CR0.PE = 1 *)
   #GP(0);
FI;
```



#### RDTSC—Read Time-Stamp Counter

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                           |
|---------|-------------|-----------|----------------|---------------------|---------------------------------------|
| OF 31   | RDTSC       | Α         | Valid          | Valid               | Read time-stamp counter into EDX:EAX. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

#### Description

Loads the current value of the processor's time-stamp counter (a 64-bit MSR) into the EDX: EAX registers. The EDX register is loaded with the high-order 32 bits of the MSR and the EAX register is loaded with the low-order 32 bits. (On processors that support the Intel 64 architecture, the high-order 32 bits of each of RAX and RDX are cleared.)

The processor monotonically increments the time-stamp counter MSR every clock cycle and resets it to 0 whenever the processor is reset. See "Time Stamp Counter" in Chapter 16 of the *Intel*<sup>®</sup> 64 and *IA-32 Architectures Software Developer's Manual, Volume 3B*, for specific details of the time stamp counter behavior.

When in protected or virtual 8086 mode, the time stamp disable (TSD) flag in register CR4 restricts the use of the RDTSC instruction as follows. When the TSD flag is clear, the RDTSC instruction can be executed at any privilege level; when the flag is set, the instruction can only be executed at privilege level 0. (When in real-address mode, the RDTSC instruction is always enabled.)

The time-stamp counter can also be read with the RDMSR instruction, when executing at privilege level 0.

The RDTSC instruction is not a serializing instruction. It does not necessarily wait until all previous instructions have been executed before reading the counter. Similarly, subsequent instructions may begin execution before the read operation is performed. If software requires RDTSC to be executed only after all previous instructions have completed locally, it can either use RDTSCP (if the processor supports that instruction) or execute the sequence LFENCE; RDTSC.

This instruction was introduced by the Pentium processor.

See "Changes to Instruction Behavior in VMX Non-Root Operation" in Chapter 22 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B, for more information about the behavior of this instruction in VMX non-root operation.



## **RDTSCP—Read Time-Stamp Counter and Processor ID**

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                 |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------|
| 0F 01 F9 | RDTSCP      | Α         | Valid          | Valid               | Read 64-bit time-stamp<br>counter and 32-bit<br>IA32_TSC_AUX value into<br>EDX:EAX and ECX. |

### **Instruction Operand Encoding**

| 0 /5  | 0 14      | 0 10      | 0 10      | 0 14      |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| ^     | NΙΛ       | NA        | NA        | NΙΛ       |
| A     | NA        | IVA       | INA       | NA        |

. . .

## REP/REPE/REPNE/REPNZ—Repeat String Operation Prefix

| Opcode      | Instruction                      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|-------------|----------------------------------|-----------|----------------|---------------------|-------------------------------------------------------|
| F3 6C       | REP INS <i>m8</i> , DX           | Α         | Valid          | Valid               | Input (E)CX bytes from port DX into ES:[(E)DI].       |
| F3 6C       | REP INS <i>m8</i> , DX           | Α         | Valid          | N.E.                | Input RCX bytes from port DX into [RDI].              |
| F3 6D       | REP INS <i>m16</i> , DX          | Α         | Valid          | Valid               | Input (E)CX words from port DX into ES:[(E)DI.]       |
| F3 6D       | REP INS <i>m32</i> , DX          | Α         | Valid          | Valid               | Input (E)CX doublewords from port DX into ES:[(E)DI]. |
| F3 6D       | REP INS r/m32, DX                | Α         | Valid          | N.E.                | Input RCX default size from port DX into [RDI].       |
| F3 A4       | REP MOVS m8, m8                  | Α         | Valid          | Valid               | Move (E)CX bytes from DS:[(E)SI] to ES:[(E)DI].       |
| F3 REX.W A4 | REP MOVS m8, m8                  | Α         | Valid          | N.E.                | Move RCX bytes from [RSI] to [RDI].                   |
| F3 A5       | REP MOVS <i>m16, m16</i>         | Α         | Valid          | Valid               | Move (E)CX words from DS:[(E)SI] to ES:[(E)DI].       |
| F3 A5       | REP MOVS <i>m32</i> , <i>m32</i> | Α         | Valid          | Valid               | Move (E)CX doublewords from DS:[(E)SI] to ES:[(E)DI]. |
| F3 REX.W A5 | REP MOVS <i>m64, m64</i>         | Α         | Valid          | N.E.                | Move RCX quadwords from [RSI] to [RDI].               |
| F3 6E       | REP OUTS DX, r/m8                | Α         | Valid          | Valid               | Output (E)CX bytes from DS:[(E)SI] to port DX.        |
| F3 REX.W 6E | REP OUTS DX, r/m8*               | Α         | Valid          | N.E.                | Output RCX bytes from [RSI] to port DX.               |
| F3 6F       | REP OUTS DX, r/m16               | Α         | Valid          | Valid               | Output (E)CX words from DS:[(E)SI] to port DX.        |
| F3 6F       | REP OUTS DX, r/m32               | Α         | Valid          | Valid               | Output (E)CX doublewords from DS:[(E)SI] to port DX.  |



|   | Opcode      | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|---|-------------|-----------------------------------|-----------|----------------|---------------------|------------------------------------------------------------|
|   | F3 REX.W 6F | REP OUTS DX, r/m32                | Α         | Valid          | N.E.                | Output RCX default size from [RSI] to port DX.             |
|   | F3 AC       | REP LODS AL                       | Α         | Valid          | Valid               | Load (E)CX bytes from<br>DS:[(E)SI] to AL.                 |
|   | F3 REX.W AC | REP LODS AL                       | Α         | Valid          | N.E.                | Load RCX bytes from [RSI] to AL.                           |
| l | F3 AD       | REP LODS AX                       | Α         | Valid          | Valid               | Load (E)CX words from DS:[(E)SI] to AX.                    |
|   | F3 AD       | REP LODS EAX                      | A         | Valid          | Valid               | Load (E)CX doublewords<br>from DS:[(E)SI] to EAX.          |
|   | F3 REX.W AD | REP LODS RAX                      | Α         | Valid          | N.E.                | Load RCX quadwords from [RSI] to RAX.                      |
|   | F3 AA       | REP STOS m8                       | Α         | Valid          | Valid               | Fill (E)CX bytes at ES:[(E)DI] with AL.                    |
|   | F3 REX.W AA | REP STOS m8                       | Α         | Valid          | N.E.                | Fill RCX bytes at [RDI] with AL.                           |
|   | F3 AB       | REP STOS <i>m16</i>               | Α         | Valid          | Valid               | Fill (E)CX words at ES:[(E)DI] with AX.                    |
|   | F3 AB       | REP STOS m32                      | Α         | Valid          | Valid               | Fill (E)CX doublewords at ES:[(E)DI] with EAX.             |
|   | F3 REX.W AB | REP STOS m64                      | Α         | Valid          | N.E.                | Fill RCX quadwords at [RDI] with RAX.                      |
|   | F3 A6       | REPE CMPS <i>m8, m8</i>           | Α         | Valid          | Valid               | Find nonmatching bytes in ES:[(E)DI] and DS:[(E)SI].       |
|   | F3 REX.W A6 | REPE CMPS <i>m8, m8</i>           | Α         | Valid          | N.E.                | Find non-matching bytes in [RDI] and [RSI].                |
|   | F3 A7       | REPE CMPS <i>m16</i> , <i>m16</i> | Α         | Valid          | Valid               | Find nonmatching words in ES:[(E)DI] and DS:[(E)SI].       |
|   | F3 A7       | REPE CMPS <i>m32</i> , <i>m32</i> | Α         | Valid          | Valid               | Find nonmatching doublewords in ES:[(E)DI] and DS:[(E)SI]. |
|   | F3 REX.W A7 | REPE CMPS <i>m64</i> , <i>m64</i> | Α         | Valid          | N.E.                | Find non-matching<br>quadwords in [RDI] and<br>[RSI].      |
|   | F3 AE       | REPE SCAS <i>m8</i>               | Α         | Valid          | Valid               | Find non-AL byte starting at ES:[(E)DI].                   |
| I | F3 REX.W AE | REPE SCAS m8                      | Α         | Valid          | N.E.                | Find non-AL byte starting at [RDI].                        |
| I | F3 AF       | REPE SCAS <i>m16</i>              | Α         | Valid          | Valid               | Find non-AX word starting at ES:[(E)DI].                   |
| I | F3 AF       | REPE SCAS <i>m32</i>              | Α         | Valid          | Valid               | Find non-EAX doubleword starting at ES:[(E)DI].            |
| l | F3 REX.W AF | REPE SCAS <i>m64</i>              | Α         | Valid          | N.E.                | Find non-RAX quadword starting at [RDI].                   |



| Opcode      | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|-------------|------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| F2 A6       | REPNE CMPS <i>m8, m8</i>           | Α         | Valid          | Valid               | Find matching bytes in ES:[(E)DI] and DS:[(E)SI].       |
| F2 REX.W A6 | REPNE CMPS <i>m8, m8</i>           | Α         | Valid          | N.E.                | Find matching bytes in [RDI] and [RSI].                 |
| F2 A7       | REPNE CMPS <i>m16, m16</i>         | Α         | Valid          | Valid               | Find matching words in ES:[(E)DI] and DS:[(E)SI].       |
| F2 A7       | REPNE CMPS <i>m32, m32</i>         | Α         | Valid          | Valid               | Find matching doublewords in ES:[(E)DI] and DS:[(E)SI]. |
| F2 REX.W A7 | REPNE CMPS <i>m64</i> , <i>m64</i> | Α         | Valid          | N.E.                | Find matching doublewords in [RDI] and [RSI].           |
| F2 AE       | REPNE SCAS <i>m8</i>               | Α         | Valid          | Valid               | Find AL, starting at ES:[(E)DI].                        |
| F2 REX.W AE | REPNE SCAS <i>m8</i>               | Α         | Valid          | N.E.                | Find AL, starting at [RDI].                             |
| F2 AF       | REPNE SCAS <i>m16</i>              | Α         | Valid          | Valid               | Find AX, starting at ES:[(E)DI].                        |
| F2 AF       | REPNE SCAS m32                     | Α         | Valid          | Valid               | Find EAX, starting at ES:[(E)DI].                       |
| F2 REX.W AF | REPNE SCAS <i>m64</i>              | Α         | Valid          | N.E.                | Find RAX, starting at [RDI].                            |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

#### **RET—Return from Procedure**

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                             |
|---------|-------------|-----------|----------------|---------------------|-------------------------------------------------------------------------|
| C3      | RET         | Α         | Valid          | Valid               | Near return to calling procedure.                                       |
| СВ      | RET         | Α         | Valid          | Valid               | Far return to calling procedure.                                        |
| C2 iw   | RET imm16   | В         | Valid          | Valid               | Near return to calling procedure and pop <i>imm16</i> bytes from stack. |
| CA iw   | RET imm16   | В         | Valid          | Valid               | Far return to calling procedure and pop <i>imm16</i> bytes from stack.  |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| А     | NA        | NA        | NA        | NA        |
| В     | imm16     | NA        | NA        | NA        |

. .

### **ROUNDPD** — Round Packed Double Precision Floating-Point Values

| Opcode*              | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                    |  |
|----------------------|-------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 66 OF 3A 09 /r<br>ib | ROUNDPD xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Round packed double precision floating-point values in <i>xmm2/m128</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . |  |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

. . .

## **ROUNDPS — Round Packed Single Precision Floating-Point Values**

| Opcode*              | Instruction                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                    |
|----------------------|-------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A 08<br>/r ib | ROUNDPS xmm1,<br>xmm2/m128,<br>imm8 | Α         | Valid          | Valid               | Round packed single precision floating-point values in <i>xmm2/m128</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |



## **ROUNDSD** — Round Scalar Double Precision Floating-Point Values

| Opcode*              | Instruction                                            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                          |
|----------------------|--------------------------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A OB /r<br>ib | ROUNDSD <i>xmm1</i> ,<br><i>xmm2/m64</i> , <i>imm8</i> | A         | Valid          | Valid               | Round the low packed double precision floating-point value in <i>xmm2/m64</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . |

#### **Instruction Operand Encoding**

| - |       |               |               |           |           |
|---|-------|---------------|---------------|-----------|-----------|
|   | Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|   | Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

. . .

#### **ROUNDSS** — Round Scalar Single Precision Floating-Point Values

| Opcode*              | Instruction                                         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                          |
|----------------------|-----------------------------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF 3A OA /r<br>ib | ROUNDSS <i>xmm1</i> , <i>xmm2/m32</i> , <i>imm8</i> | Α         | Valid          | Valid               | Round the low packed single precision floating-point value in <i>xmm2/m32</i> and place the result in <i>xmm1</i> . The rounding mode is determined by <i>imm8</i> . |

#### **Instruction Operand Encoding**

|       |               |               | 3         |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (w) | ModRM:r/m (r) | imm8      | NA        |

. . .

#### RSM—Resume from System Management Mode

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                              |
|---------|-------------|-----------|----------------|---------------------|------------------------------------------|
| OF AA   | RSM         | Α         | Invalid        | Valid               | Resume operation of interrupted program. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



## RSQRTPS—Compute Reciprocals of Square Roots of Packed Single-Precision Floating-Point Values

| Opcode*          | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                               |
|------------------|----------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 52 / <i>r</i> | RSQRTPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Computes the approximate reciprocals of the square roots of the packed single-precision floating-point values in <i>xmm2/m128</i> and stores the results in <i>xmm1</i> . |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. .

# RSQRTSS—Compute Reciprocal of Square Root of Scalar Single-Precision Floating-Point Value

| Opcode*     | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                         |
|-------------|---------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| F3 OF 52 /r | RSQRTSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Computes the approximate reciprocal of the square root of the low single-precision floating-point value in xmm2/m32 and stores the results in xmm1. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

٠.

#### **SAHF—Store AH into Flags**

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|---------|-------------|-----------|----------------|---------------------|------------------------------------------------------------|
| 9E      | SAHF        | Α         | Invalid*       | Valid               | Loads SF, ZF, AF, PF, and CF from AH into EFLAGS register. |

#### NOTES:

<sup>\*</sup> Valid in specific steppings. See Description section.



| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

## SAL/SAR/SHL/SHR—Shift

| Opcode***               | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|-------------------------|-------------------------|-----------|----------------|---------------------|-----------------------------------------------------|
| DO /4                   | SAL <i>r/m8</i> , 1     | Α         | Valid          | Valid               | Multiply <i>r/m8</i> by 2, once.                    |
| REX + D0 /4             | SAL <i>r/m8**</i> , 1   | Α         | Valid          | N.E.                | Multiply <i>r/m8</i> by 2, once.                    |
| D2 /4                   | SAL <i>r/m8</i> , CL    | В         | Valid          | Valid               | Multiply r/m8 by 2, CL times                        |
| REX + D2 /4             | SAL <i>r/m8**</i> , CL  | В         | Valid          | N.E.                | Multiply r/m8 by 2, CL times                        |
| CO /4 <i>ib</i>         | SAL r/m8, imm8          | С         | Valid          | Valid               | Multiply <i>r/m8</i> by 2, <i>imm8</i> times.       |
| REX + CO /4 <i>ib</i>   | SAL <i>r/m8**, imm8</i> | С         | Valid          | N.E.                | Multiply <i>r/m8</i> by 2, <i>imm8</i> times.       |
| D1 /4                   | SAL <i>r/m16</i> , 1    | Α         | Valid          | Valid               | Multiply r/m16 by 2, once.                          |
| D3 /4                   | SAL <i>r/m16</i> , CL   | В         | Valid          | Valid               | Multiply <i>r/m16</i> by 2, CL times.               |
| C1 /4 <i>ib</i>         | SAL <i>r/m16, imm8</i>  | С         | Valid          | Valid               | Multiply <i>r/m16</i> by 2, <i>imm8</i> times.      |
| D1 /4                   | SAL <i>r/m32</i> , 1    | Α         | Valid          | Valid               | Multiply r/m32 by 2, once.                          |
| REX.W + D1 /4           | SAL <i>r/m64</i> , 1    | Α         | Valid          | N.E.                | Multiply r/m64 by 2, once.                          |
| D3 /4                   | SAL <i>r/m32</i> , CL   | В         | Valid          | Valid               | Multiply <i>r/m32</i> by 2, CL times.               |
| REX.W + D3 /4           | SAL <i>r/m64</i> , CL   | В         | Valid          | N.E.                | Multiply <i>r/m64</i> by 2, CL times.               |
| C1 /4 <i>ib</i>         | SAL <i>r/m32, imm8</i>  | С         | Valid          | Valid               | Multiply <i>r/m32</i> by 2, <i>imm8</i> times.      |
| REX.W + C1 /4 <i>ib</i> | SAL r/m64, imm8         | С         | Valid          | N.E.                | Multiply <i>r/m64</i> by 2, <i>imm8</i> times.      |
| DO /7                   | SAR <i>r/m8</i> , 1     | Α         | Valid          | Valid               | Signed divide* <i>r/m8</i> by 2, once.              |
| REX + D0 /7             | SAR <i>r/m8**</i> , 1   | Α         | Valid          | N.E.                | Signed divide* <i>r/m8</i> by 2, once.              |
| D2 /7                   | SAR <i>r/m8</i> , CL    | В         | Valid          | Valid               | Signed divide* r/m8 by 2, CL times.                 |
| REX + D2 /7             | SAR <i>r/m8**</i> , CL  | В         | Valid          | N.E.                | Signed divide* r/m8 by 2, CL times.                 |
| CO /7 <i>ib</i>         | SAR r/m8, imm8          | С         | Valid          | Valid               | Signed divide* <i>r/m8</i> by 2, <i>imm8</i> time.  |
| REX + CO /7 <i>ib</i>   | SAR <i>r/m8**, imm8</i> | С         | Valid          | N.E.                | Signed divide* <i>r/m8</i> by 2, <i>imm8</i> times. |



| Opcode                  | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                          |
|-------------------------|--------------------------------|-----------|----------------|---------------------|------------------------------------------------------|
| D1 /7                   | SAR <i>r/m16</i> ,1            | Α         | Valid          | Valid               | Signed divide* <i>r/m16</i> by 2, once.              |
| D3 /7                   | SAR <i>r/m16</i> , CL          | В         | Valid          | Valid               | Signed divide* r/m16 by 2, CL times.                 |
| C1 /7 <i>ib</i>         | SAR r/m16, imm8                | С         | Valid          | Valid               | Signed divide* r/m16 by 2, imm8 times.               |
| D1 /7                   | SAR <i>r/m32</i> , 1           | Α         | Valid          | Valid               | Signed divide* <i>r/m32</i> by 2, once.              |
| REX.W + D1 /7           | SAR <i>r/m64</i> , 1           | Α         | Valid          | N.E.                | Signed divide* <i>r/m64</i> by 2, once.              |
| D3 /7                   | SAR <i>r/m32</i> , CL          | В         | Valid          | Valid               | Signed divide* <i>r/m32</i> by 2, CL times.          |
| REX.W + D3 /7           | SAR <i>r/m64</i> , CL          | В         | Valid          | N.E.                | Signed divide* <i>r/m64</i> by 2, CL times.          |
| C1 /7 <i>ib</i>         | SAR <i>r/m32</i> , <i>imm8</i> | С         | Valid          | Valid               | Signed divide* <i>r/m32</i> by 2, <i>imm8</i> times. |
| REX.W + C1 /7 <i>ib</i> | SAR r/m64, imm8                | С         | Valid          | N.E.                | Signed divide* r/m64 by 2, imm8 times                |
| DO /4                   | SHL <i>r/m8</i> , 1            | Α         | Valid          | Valid               | Multiply <i>r/m8</i> by 2, once.                     |
| REX + D0 /4             | SHL <i>r/m8**</i> , 1          | Α         | Valid          | N.E.                | Multiply <i>r/m8</i> by 2, once.                     |
| D2 /4                   | SHL <i>r/m8</i> , CL           | В         | Valid          | Valid               | Multiply <i>r/m8</i> by 2, CL times.                 |
| REX + D2 /4             | SHL <i>r/m8**</i> , CL         | В         | Valid          | N.E.                | Multiply <i>r/m8</i> by 2, CL times.                 |
| CO /4 <i>ib</i>         | SHL r/m8, imm8                 | С         | Valid          | Valid               | Multiply <i>r/m8</i> by 2, <i>imm8</i> times.        |
| REX + CO /4 <i>ib</i>   | SHL <i>r/m8**, imm8</i>        | С         | Valid          | N.E.                | Multiply <i>r/m8</i> by 2, <i>imm8</i> times.        |
| D1 /4                   | SHL <i>r/m16</i> ,1            | Α         | Valid          | Valid               | Multiply <i>r/m16</i> by 2, once.                    |
| D3 /4                   | SHL <i>r/m16</i> , CL          | В         | Valid          | Valid               | Multiply <i>r/m16</i> by 2, CL times.                |
| C1 /4 <i>ib</i>         | SHL r/m16, imm8                | С         | Valid          | Valid               | Multiply <i>r/m16</i> by 2, <i>imm8</i> times.       |
| D1 /4                   | SHL <i>r/m32</i> ,1            | Α         | Valid          | Valid               | Multiply <i>r/m32</i> by 2, once.                    |
| REX.W + D1 /4           | SHL <i>r/m64</i> ,1            | Α         | Valid          | N.E.                | Multiply <i>r/m64</i> by 2, once.                    |
| D3 /4                   | SHL <i>r/m32</i> , CL          | В         | Valid          | Valid               | Multiply <i>r/m32</i> by 2, CL times.                |
| REX.W + D3 /4           | SHL <i>r/m64</i> , CL          | В         | Valid          | N.E.                | Multiply <i>r/m64</i> by 2, CL times.                |
| C1 /4 <i>ib</i>         | SHL <i>r/m32, imm8</i>         | С         | Valid          | Valid               | Multiply <i>r/m32</i> by 2, <i>imm8</i> times.       |
| REX.W + C1 /4 <i>ib</i> | SHL r/m64, imm8                | С         | Valid          | N.E.                | Multiply <i>r/m64</i> by 2, <i>imm8</i> times.       |
| DO /5                   | SHR <i>r/m8</i> ,1             | Α         | Valid          | Valid               | Unsigned divide <i>r/m8</i> by 2, once.              |



| Opcode***               | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|-------------------------|-------------------------|-----------|----------------|---------------------|-------------------------------------------------------|
| REX + D0 /5             | SHR <i>r/m8**</i> , 1   | Α         | Valid          | N.E.                | Unsigned divide <i>r/m8</i> by 2, once.               |
| D2 /5                   | SHR <i>r/m8</i> , CL    | В         | Valid          | Valid               | Unsigned divide <i>r/m8</i> by 2, CL times.           |
| REX + D2 /5             | SHR <i>r/m8**</i> , CL  | В         | Valid          | N.E.                | Unsigned divide <i>r/m8</i> by 2, CL times.           |
| CO /5 <i>ib</i>         | SHR r/m8, imm8          | С         | Valid          | Valid               | Unsigned divide <i>r/m8</i> by 2, <i>imm8</i> times.  |
| REX + CO /5 <i>ib</i>   | SHR <i>r/m8**, imm8</i> | С         | Valid          | N.E.                | Unsigned divide <i>r/m8</i> by 2, <i>imm8</i> times.  |
| D1 /5                   | SHR <i>r/m16</i> , 1    | Α         | Valid          | Valid               | Unsigned divide <i>r/m16</i> by 2, once.              |
| D3 /5                   | SHR <i>r/m16</i> , CL   | В         | Valid          | Valid               | Unsigned divide $r/m16$ by 2, CL times                |
| C1 /5 <i>ib</i>         | SHR <i>r/m16, imm8</i>  | С         | Valid          | Valid               | Unsigned divide <i>r/m16</i> by 2, <i>imm8</i> times. |
| D1 /5                   | SHR <i>r/m32</i> , 1    | Α         | Valid          | Valid               | Unsigned divide <i>r/m32</i> by 2, once.              |
| REX.W + D1 /5           | SHR <i>r/m64</i> , 1    | Α         | Valid          | N.E.                | Unsigned divide <i>r/m64</i> by 2, once.              |
| D3 /5                   | SHR <i>r/m32</i> , CL   | В         | Valid          | Valid               | Unsigned divide <i>r/m32</i> by 2, CL times.          |
| REX.W + D3 /5           | SHR <i>r/m64</i> , CL   | В         | Valid          | N.E.                | Unsigned divide <i>r/m64</i> by 2, CL times.          |
| C1 /5 <i>ib</i>         | SHR <i>r/m32, imm8</i>  | С         | Valid          | Valid               | Unsigned divide <i>r/m32</i> by 2, <i>imm8</i> times. |
| REX.W + C1 /5 <i>ib</i> | SHR <i>r/m64, imm8</i>  | С         | Valid          | N.E.                | Unsigned divide <i>r/m64</i> by 2, <i>imm8</i> times. |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | 1         | NA        | NA        |
| В     | ModRM:r/m (r, w) | CL (r)    | NA        | NA        |
| С     | ModRM:r/m (r, w) | imm8      | NA        | NA        |

 $<sup>^{\</sup>star}$  Not the same form of division as IDIV; rounding is toward negative infinity.

<sup>\*\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

<sup>\*\*\*</sup>See IA-32 Architecture Compatibility section below.



## SBB—Integer Subtraction with Borrow

| Opcode                     | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                           |
|----------------------------|-----------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------|
| 1C <i>ib</i>               | SBB AL, imm8                      | Α         | Valid          | Valid               | Subtract with borrow <i>imm8</i> from AL.                                             |
| 1D <i>iw</i>               | SBB AX, imm16                     | Α         | Valid          | Valid               | Subtract with borrow imm16 from AX.                                                   |
| 1D <i>id</i>               | SBB EAX, imm32                    | Α         | Valid          | Valid               | Subtract with borrow imm32 from EAX.                                                  |
| REX.W + 1D <i>id</i>       | SBB RAX, imm32                    | Α         | Valid          | N.E.                | Subtract with borrow sign-<br>extended <i>imm.32 to 64-bit</i> :<br>from RAX.         |
| 80 /3 <i>ib</i>            | SBB r/m8, imm8                    | В         | Valid          | Valid               | Subtract with borrow <i>imm8</i> from <i>r/m8</i> .                                   |
| REX + 80 /3 <i>ib</i>      | SBB r/m8*, imm8                   | В         | Valid          | N.E.                | Subtract with borrow <i>imm8</i> from <i>r/m8</i> .                                   |
| 81 /3 <i>iw</i>            | SBB <i>r/m16,</i><br><i>imm16</i> | В         | Valid          | Valid               | Subtract with borrow imm16 from r/m16.                                                |
| 81 /3 <i>id</i>            | SBB <i>r/m32,</i><br><i>imm32</i> | В         | Valid          | Valid               | Subtract with borrow <i>imm32</i> from <i>r/m32</i> .                                 |
| REX.W + 81 /3<br>id        | SBB r/m64,<br>imm32               | В         | Valid          | N.E.                | Subtract with borrow sign-<br>extended <i>imm32 to 64-bits</i><br>from <i>r/m64</i> . |
| 83 /3 <i>ib</i>            | SBB <i>r/m16, imm8</i>            | В         | Valid          | Valid               | Subtract with borrow sign-<br>extended <i>imm8</i> from <i>r/m10</i>                  |
| 83 /3 <i>ib</i>            | SBB <i>r/m32, imm8</i>            | В         | Valid          | Valid               | Subtract with borrow sign-<br>extended <i>imm8</i> from <i>r/m3</i> .                 |
| REX.W + 83 /3<br><i>ib</i> | SBB r/m64, imm8                   | В         | Valid          | N.E.                | Subtract with borrow sign-<br>extended <i>imm8</i> from <i>r/m6</i> -                 |
| 18 / <i>r</i>              | SBB <i>r/m8, r8</i>               | С         | Valid          | Valid               | Subtract with borrow <i>r8</i> from <i>r/m8</i> .                                     |
| REX + 18 /r                | SBB <i>r/m8*, r8</i>              | С         | Valid          | N.E.                | Subtract with borrow <i>r8</i> from <i>r/m8</i> .                                     |
| 19 / <i>r</i>              | SBB <i>r/m16, r16</i>             | С         | Valid          | Valid               | Subtract with borrow $r16$ from $r/m16$ .                                             |
| 19 / <i>r</i>              | SBB <i>r/m32, r32</i>             | С         | Valid          | Valid               | Subtract with borrow <i>r32</i> from <i>r/m32</i> .                                   |
| REX.W + 19 / <i>r</i>      | SBB <i>r/m64, r64</i>             | С         | Valid          | N.E.                | Subtract with borrow <i>r64</i> from <i>r/m64</i> .                                   |
| 1A / <i>r</i>              | SBB <i>r8, r/m8</i>               | D         | Valid          | Valid               | Subtract with borrow <i>r/m8</i> from <i>r8</i> .                                     |
| REX + 1A / <i>r</i>        | SBB <i>r8*, r/m8*</i>             | D         | Valid          | N.E.                | Subtract with borrow <i>r/m8</i> from <i>r8</i> .                                     |
| 1B / <i>r</i>              | SBB <i>r16, r/m16</i>             | D         | Valid          | Valid               | Subtract with borrow $r/m16$ from $r16$ .                                             |



| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|---------------|-----------------------|-----------|----------------|---------------------|-----------------------------------------------------|
| 1B /r         | SBB <i>r32, r/m32</i> | D         | Valid          | Valid               | Subtract with borrow <i>r/m32</i> from <i>r32</i> . |
| REX.W + 1B /r | SBB <i>r64, r/m64</i> | D         | Valid          | N.E.                | Subtract with borrow <i>r/m64</i> from <i>r64</i> . |

#### NOTES:

#### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | AL/AX/EAX/RAX | imm8/16/32    | NA        | NA        |
| В     | ModRM:r/m (w) | imm8/16/32    | NA        | NA        |
| С     | ModRM:r/m (w) | ModRM:reg (r) | NA        | NA        |
| D     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

## SCAS/SCASB/SCASW/SCASD—Scan String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                  |
|------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------|
| AE         | SCAS m8     | Α         | Valid          | Valid               | Compare AL with byte at ES:(E)DI or RDI, then set status flags.*             |
| AF         | SCAS m16    | Α         | Valid          | Valid               | Compare AX with word at ES:(E)DI or RDI, then set status flags.*             |
| AF         | SCAS m32    | Α         | Valid          | Valid               | Compare EAX with<br>doubleword at ES(E)DI or<br>RDI then set status flags.*  |
| REX.W + AF | SCAS m64    | Α         | Valid          | N.E.                | Compare RAX with quadword at RDI or EDI then set status flags.               |
| AE         | SCASB       | Α         | Valid          | Valid               | Compare AL with byte at ES:(E)DI or RDI then set status flags.*              |
| AF         | SCASW       | Α         | Valid          | Valid               | Compare AX with word at ES:(E)DI or RDI then set status flags.*              |
| AF         | SCASD       | Α         | Valid          | Valid               | Compare EAX with<br>doubleword at ES:(E)DI or<br>RDI then set status flags.* |
| REX.W + AF | SCASQ       | Α         | Valid          | N.E.                | Compare RAX with quadword at RDI or EDI then set status flags.               |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



#### NOTES:

\* In 64-bit mode, only 64-bit (RDI) and 32-bit (EDI) address sizes are supported. In non-64-bit mode, only 32-bit (EDI) and 16-bit (DI) address sizes are supported.

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. .

## SETcc—Set Byte on Condition

| Opcode      | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|-------------|-------------------|-----------|----------------|---------------------|---------------------------------------------------|
| OF 97       | SETA r/m8         | Α         | Valid          | Valid               | Set byte if above (CF=0 and ZF=0).                |
| REX + 0F 97 | SETA r/m8*        | Α         | Valid          | N.E.                | Set byte if above (CF=0 and ZF=0).                |
| 0F 93       | SETAE r/m8        | Α         | Valid          | Valid               | Set byte if above or equal (CF=0).                |
| REX + 0F 93 | SETAE r/m8*       | Α         | Valid          | N.E.                | Set byte if above or equal (CF=0).                |
| 0F 92       | SETB r/m8         | Α         | Valid          | Valid               | Set byte if below (CF=1).                         |
| REX + 0F 92 | SETB r/m8*        | Α         | Valid          | N.E.                | Set byte if below (CF=1).                         |
| 0F 96       | SETBE <i>r/m8</i> | Α         | Valid          | Valid               | Set byte if below or equal (CF=1 or ZF=1).        |
| REX + 0F 96 | SETBE r/m8*       | Α         | Valid          | N.E.                | Set byte if below or equal (CF=1 or ZF=1).        |
| 0F 92       | SETC r/m8         | Α         | Valid          | Valid               | Set byte if carry (CF=1).                         |
| REX + 0F 92 | SETC r/m8*        | Α         | Valid          | N.E.                | Set byte if carry (CF=1).                         |
| 0F 94       | SETE r/m8         | Α         | Valid          | Valid               | Set byte if equal (ZF=1).                         |
| REX + 0F 94 | SETE r/m8*        | Α         | Valid          | N.E.                | Set byte if equal (ZF=1).                         |
| OF 9F       | SETG r/m8         | Α         | Valid          | Valid               | Set byte if greater (ZF=0 and SF=OF).             |
| REX + OF 9F | SETG r/m8*        | Α         | Valid          | N.E.                | Set byte if greater (ZF=0 and SF=OF).             |
| 0F 9D       | SETGE r/m8        | Α         | Valid          | Valid               | Set byte if greater or equal (SF=OF).             |
| REX + OF 9D | SETGE r/m8*       | Α         | Valid          | N.E.                | Set byte if greater or equal (SF=OF).             |
| OF 9C       | SETL r/m8         | Α         | Valid          | Valid               | Set byte if less (SF≠ OF).                        |
| REX + OF 9C | SETL r/m8*        | Α         | Valid          | N.E.                | Set byte if less (SF≠ OF).                        |
| 0F 9E       | SETLE <i>r/m8</i> | Α         | Valid          | Valid               | Set byte if less or equal (ZF=1 or SF $\neq$ OF). |



|   | Opcode      | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                 |
|---|-------------|--------------|-----------|----------------|---------------------|-------------------------------------------------------------|
| I | REX + OF 9E | SETLE r/m8*  | Α         | Valid          | N.E.                | Set byte if less or equal $(ZF=1 \text{ or } SF \neq OF)$ . |
| I | 0F 96       | SETNA r/m8   | Α         | Valid          | Valid               | Set byte if not above (CF=1 or ZF=1).                       |
| I | REX + 0F 96 | SETNA r/m8*  | Α         | Valid          | N.E.                | Set byte if not above (CF=1 or ZF=1).                       |
| I | 0F 92       | SETNAE r/m8  | Α         | Valid          | Valid               | Set byte if not above or equal (CF=1).                      |
| I | REX + 0F 92 | SETNAE r/m8* | Α         | Valid          | N.E.                | Set byte if not above or equal (CF=1).                      |
| ı | 0F 93       | SETNB r/m8   | Α         | Valid          | Valid               | Set byte if not below (CF=0).                               |
|   | REX + 0F 93 | SETNB r/m8*  | Α         | Valid          | N.E.                | Set byte if not below (CF=0).                               |
| i | OF 97       | SETNBE r/m8  | Α         | Valid          | Valid               | Set byte if not below or equal (CF=0 and ZF=0).             |
| I | REX + 0F 97 | SETNBE r/m8* | Α         | Valid          | N.E.                | Set byte if not below or equal (CF=0 and ZF=0).             |
| I | 0F 93       | SETNC r/m8   | Α         | Valid          | Valid               | Set byte if not carry (CF=0).                               |
|   | REX + 0F 93 | SETNC r/m8*  | Α         | Valid          | N.E.                | Set byte if not carry (CF=0).                               |
| I | 0F 95       | SETNE r/m8   | Α         | Valid          | Valid               | Set byte if not equal (ZF=0).                               |
| I | REX + 0F 95 | SETNE r/m8*  | Α         | Valid          | N.E.                | Set byte if not equal (ZF=0).                               |
| I | OF 9E       | SETNG r/m8   | Α         | Valid          | Valid               | Set byte if not greater $(ZF=1 \text{ or } SF \neq OF)$     |
| I | REX + OF 9E | SETNG r/m8*  | Α         | Valid          | N.E.                | Set byte if not greater $(ZF=1 \text{ or } SF \neq OF)$ .   |
| I | OF 9C       | SETNGE r/m8  | Α         | Valid          | Valid               | Set byte if not greater or equal (SF≠ OF).                  |
| I | REX + OF 9C | SETNGE r/m8* | Α         | Valid          | N.E.                | Set byte if not greater or equal (SF≠ OF).                  |
| I | OF 9D       | SETNL r/m8   | Α         | Valid          | Valid               | Set byte if not less (SF=OF).                               |
| I | REX + OF 9D | SETNL r/m8*  | Α         | Valid          | N.E.                | Set byte if not less (SF=OF).                               |
| I | OF 9F       | SETNLE r/m8  | Α         | Valid          | Valid               | Set byte if not less or equal (ZF=0 and SF=OF).             |
| I | REX + OF 9F | SETNLE r/m8* | Α         | Valid          | N.E.                | Set byte if not less or equal (ZF=0 and SF=OF).             |
| I | 0F 91       | SETNO r/m8   | Α         | Valid          | Valid               | Set byte if not overflow (OF=0).                            |
| I | REX + 0F 91 | SETNO r/m8*  | Α         | Valid          | N.E.                | Set byte if not overflow (OF=0).                            |
| I | OF 9B       | SETNP r/m8   | Α         | Valid          | Valid               | Set byte if not parity (PF=0).                              |
| I | REX + OF 9B | SETNP r/m8*  | Α         | Valid          | N.E.                | Set byte if not parity (PF=0).                              |
| l | 0F 99       | SETNS r/m8   | Α         | Valid          | Valid               | Set byte if not sign (SF=0).                                |



| Opcode      | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                     |
|-------------|-------------------|-----------|----------------|---------------------|---------------------------------|
| REX + 0F 99 | SETNS r/m8*       | Α         | Valid          | N.E.                | Set byte if not sign (SF=0).    |
| 0F 95       | SETNZ r/m8        | Α         | Valid          | Valid               | Set byte if not zero (ZF=0).    |
| REX + 0F 95 | SETNZ r/m8*       | Α         | Valid          | N.E.                | Set byte if not zero (ZF=0).    |
| 0F 90       | SETO r/m8         | Α         | Valid          | Valid               | Set byte if overflow (OF=1)     |
| REX + 0F 90 | SETO <i>r/m8*</i> | Α         | Valid          | N.E.                | Set byte if overflow (OF=1).    |
| OF 9A       | SETP r/m8         | Α         | Valid          | Valid               | Set byte if parity (PF=1).      |
| REX + OF 9A | SETP r/m8*        | Α         | Valid          | N.E.                | Set byte if parity (PF=1).      |
| OF 9A       | SETPE r/m8        | Α         | Valid          | Valid               | Set byte if parity even (PF=1). |
| REX + OF 9A | SETPE r/m8*       | Α         | Valid          | N.E.                | Set byte if parity even (PF=1). |
| OF 9B       | SETPO r/m8        | Α         | Valid          | Valid               | Set byte if parity odd (PF=0).  |
| REX + OF 9B | SETPO r/m8*       | Α         | Valid          | N.E.                | Set byte if parity odd (PF=0).  |
| OF 98       | SETS r/m8         | Α         | Valid          | Valid               | Set byte if sign (SF=1).        |
| REX + 0F 98 | SETS r/m8*        | Α         | Valid          | N.E.                | Set byte if sign (SF=1).        |
| OF 94       | SETZ r/m8         | Α         | Valid          | Valid               | Set byte if zero (ZF=1).        |
| REX + 0F 94 | SETZ r/m8*        | Α         | Valid          | N.E.                | Set byte if zero (ZF=1).        |

### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. .

### **SFENCE—Store Fence**

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                  |
|----------|-------------|-----------|----------------|---------------------|------------------------------|
| OF AE /7 | SFENCE      | Α         | Valid          | Valid               | Serializes store operations. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



### Description

Performs a serializing operation on all store-to-memory instructions that were issued prior the SFENCE instruction. This serializing operation guarantees that every store instruction that precedes the SFENCE instruction in program order becomes globally visible before any store instruction that follows the SFENCE instruction. The SFENCE instruction is ordered with respect to store instructions, other SFENCE instructions, any LFENCE and MFENCE instructions, and any serializing instructions (such as the CPUID instruction). It is not ordered with respect to load instructions.

Weakly ordered memory types can be used to achieve higher processor performance through such techniques as out-of-order issue, write-combining, and write-collapsing. The degree to which a consumer of data recognizes or knows that the data is weakly ordered varies among applications and may be unknown to the producer of this data. The SFENCE instruction provides a performance-efficient way of ensuring store ordering between routines that produce weakly-ordered results and routines that consume this data.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

. . .

### SGDT—Store Global Descriptor Table Register

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description      |
|----------|-------------|-----------|----------------|---------------------|------------------|
| OF 01 /0 | SGDT m      | Α         | Valid          | Valid               | Store GDTR to m. |

#### NOTES:

### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |

. . .

#### SHLD—Double Precision Shift Left

| Opcode*       | Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                          |
|---------------|-------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------|
| OF A4         | SHLD <i>r/m16, r16,</i> imm8  | Α         | Valid          | Valid               | Shift <i>r/m16</i> to left <i>imm8</i> places while shifting bits from <i>r16</i> in from the right. |
| 0F A5         | SHLD <i>r/m16, r16,</i><br>CL | В         | Valid          | Valid               | Shift <i>r/m16</i> to left CL places while shifting bits from <i>r16</i> in from the right.          |
| OF A4         | SHLD <i>r/m32, r32, imm8</i>  | A         | Valid          | Valid               | Shift <i>r/m32</i> to left <i>imm8</i> places while shifting bits from <i>r32</i> in from the right. |
| REX.W + OF A4 | SHLD r/m64, r64, imm8         | A         | Valid          | N.E.                | Shift <i>r/m64</i> to left <i>imm8</i> places while shifting bits from <i>r64</i> in from the right. |

<sup>\*</sup> See IA-32 Architecture Compatibility section below.



| Opcode*       | Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                 |
|---------------|-------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------|
| OF A5         | SHLD <i>r/m32, r32,</i><br>CL | В         | Valid          | Valid               | Shift $r/m32$ to left CL places while shifting bits from $r32$ in from the right.           |
| REX.W + OF A5 | SHLD <i>r/m64, r64,</i><br>CL | В         | Valid          | N.E.                | Shift <i>r/m64</i> to left CL places while shifting bits from <i>r64</i> in from the right. |

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | CL        | NA        |

. .

## SHRD—Double Precision Shift Right

| Opcode*       | Instruction                   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                          |
|---------------|-------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------|
| OF AC         | SHRD <i>r/m16, r16, imm8</i>  | Α         | Valid          | Valid               | Shift <i>r/m16</i> to right <i>imm8</i> places while shifting bits from <i>r16</i> in from the left. |
| OF AD         | SHRD <i>r/m16, r16,</i><br>CL | В         | Valid          | Valid               | Shift <i>r/m16</i> to right CL places while shifting bits from <i>r16</i> in from the left.          |
| OF AC         | SHRD <i>r/m32, r32, imm8</i>  | Α         | Valid          | Valid               | Shift <i>r/m32</i> to right <i>imm8</i> places while shifting bits from <i>r32</i> in from the left. |
| REX.W + OF AC | SHRD r/m64, r64,<br>imm8      | Α         | Valid          | N.E.                | Shift <i>r/m64</i> to right <i>imm8</i> places while shifting bits from <i>r64</i> in from the left. |
| OF AD         | SHRD <i>r/m32, r32,</i><br>CL | В         | Valid          | Valid               | Shift <i>r/m32</i> to right CL places while shifting bits from <i>r32</i> in from the left.          |
| REX.W + OF AD | SHRD <i>r/m64, r64,</i><br>CL | В         | Valid          | N.E.                | Shift <i>r/m64</i> to right CL places while shifting bits from <i>r64</i> in from the left.          |

### **Instruction Operand Encoding**

|       |               | •             |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:r/m (w) | ModRM:reg (r) | imm8      | NA        |
| В     | ModRM:r/m (w) | ModRM:reg (r) | CL        | NA        |



## SHUFPD—Shuffle Packed Double-Precision Floating-Point Values

| Opcode*       | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                       |
|---------------|------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 66 OF C6 /rib | SHUFPD xmm1,<br>xmm2/m128,<br>imm8 | A         | Valid          | Valid               | Shuffle packed double-<br>precision floating-point<br>values selected by <i>imm8</i><br>from <i>xmm1</i> and<br><i>xmm2/m128</i> to <i>xmm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

. .

## SHUFPS—Shuffle Packed Single-Precision Floating-Point Values

| Opcode*    | Instruction                        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                       |
|------------|------------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| OF C6 /rib | SHUFPS xmm1,<br>xmm2/m128,<br>imm8 | A         | Valid          | Valid               | Shuffle packed single-<br>precision floating-point<br>values selected by <i>imm8</i><br>from <i>xmm1</i> and<br><i>xmm1/m128</i> to <i>xmm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | imm8      | NA        |

...

## SIDT—Store Interrupt Descriptor Table Register

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description      |
|----------|-------------|-----------|----------------|---------------------|------------------|
| OF 01 /1 | SIDT m      | Α         | Valid          | Valid               | Store IDTR to m. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |



## **SLDT—Store Local Descriptor Table Register**

| Opcode*             | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                           |
|---------------------|---------------------|-----------|----------------|---------------------|-------------------------------------------------------|
| OF 00 /0            | SLDT r/m16          | Α         | Valid          | Valid               | Stores segment selector from LDTR in <i>r/m16</i> .   |
| REX.W + OF 00<br>/0 | SLDT <i>r64/m16</i> | Α         | Valid          | Valid               | Stores segment selector from LDTR in <i>r64/m16</i> . |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |

. . .

### SMSW-Store Machine Status Word

| Opcode*             | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                        |
|---------------------|---------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------|
| OF 01 /4            | SMSW r/m16          | Α         | Valid          | Valid               | Store machine status word to <i>r/m16</i> .                                                                        |
| OF 01 /4            | SMSW <i>r32/m16</i> | Α         | Valid          | Valid               | Store machine status word in low-order 16 bits of <i>r32/m16</i> ; high-order 16 bits of <i>r32</i> are undefined. |
| REX.W + OF 01<br>/4 | SMSW <i>r64/m16</i> | Α         | Valid          | Valid               | Store machine status word in low-order 16 bits of <i>r64/m16</i> ; high-order 16 bits of <i>r32</i> are undefined. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |

٠.

# **SQRTPD—Compute Square Roots of Packed Double-Precision Floating-Point Values**

| Opcode*     | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                             |
|-------------|---------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|
| 66 OF 51 /r | SQRTPD xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Computes square roots of the packed double-precision floating-point values in xmm2/m128 and stores the results in xmm1. |



| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **SQRTPS—Compute Square Roots of Packed Single-Precision Floating- Point Values**

| Opcode*          | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                             |
|------------------|---------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|
| OF 51 / <i>r</i> | SQRTPS xmm1,<br>xmm2/m128 | A         | Valid          | Valid               | Computes square roots of the packed single-precision floating-point values in xmm2/m128 and stores the results in xmm1. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **SQRTSD—Compute Square Root of Scalar Double-Precision Floating-Point Value**

| Opcode*             | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                       |
|---------------------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| F2 0F 51 / <i>r</i> | SQRTSD xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Computes square root of the low double-precision floating-point value in xmm2/m64 and stores the results in xmm1. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |



# **SQRTSS—Compute Square Root of Scalar Single-Precision Floating-Point Value**

| Opcode*             | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                       |
|---------------------|--------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| F3 OF 51 / <i>r</i> | SQRTSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Computes square root of the low single-precision floating-point value in xmm2/m32 and stores the results in xmm1. |

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (w) | ModRM:r/m (r) | NA        | NA        |

. .

## STC—Set Carry Flag

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description  |
|---------|-------------|-----------|----------------|---------------------|--------------|
| F9      | STC         | Α         | Valid          | Valid               | Set CF flag. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

### STD—Set Direction Flag

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description  |
|---------|-------------|-----------|----------------|---------------------|--------------|
| FD      | STD         | Α         | Valid          | Valid               | Set DF flag. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



## STI—Set Interrupt Flag

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                            |
|---------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------|
| FB      | STI         | Α         | Valid          | Valid               | Set interrupt flag; external,<br>maskable interrupts enabled<br>at the end of the next<br>instruction. |

## **Instruction Operand Encoding**

| 0 /5  | 0 14      | 0 10      | 0 10      | 0 14      |
|-------|-----------|-----------|-----------|-----------|
| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
| ^     | NΙΛ       | NA        | NA        | NΙΛ       |
| A     | NA        | IVA       | INA       | NA        |

. . .

## STMXCSR—Store MXCSR Register State

| Opcode*  | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                      |
|----------|-------------|-----------|----------------|---------------------|--------------------------------------------------|
| OF AE /3 | STMXCSR m32 | A         | Valid          | Valid               | Store contents of MXCSR register to <i>m32</i> . |

### **Instruction Operand Encoding**

|       |               | •         | 9         |           |
|-------|---------------|-----------|-----------|-----------|
| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |

• •

## STOS/STOSB/STOSW/STOSD/STOSQ—Store String

| Opcode     | Instruction     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                      |
|------------|-----------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------|
| AA         | STOS m8         | Α         | Valid          | Valid               | For legacy mode, store AL at address ES:(E)DI; For 64-bit mode store AL at address RDI or EDI.   |
| AB         | STOS <i>m16</i> | Α         | Valid          | Valid               | For legacy mode, store AX at address ES:(E)DI; For 64-bit mode store AX at address RDI or EDI.   |
| AB         | STOS <i>m32</i> | Α         | Valid          | Valid               | For legacy mode, store EAX at address ES:(E)DI; For 64-bit mode store EAX at address RDI or EDI. |
| REX.W + AB | STOS <i>m64</i> | Α         | Valid          | N.E.                | Store RAX at address RDI or EDI.                                                                 |



| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                      |
|------------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------|
| AA         | STOSB       | Α         | Valid          | Valid               | For legacy mode, store AL at address ES:(E)DI; For 64-bit mode store AL at address RDI or EDI.   |
| AB         | STOSW       | Α         | Valid          | Valid               | For legacy mode, store AX at address ES:(E)DI; For 64-bit mode store AX at address RDI or EDI.   |
| AB         | STOSD       | Α         | Valid          | Valid               | For legacy mode, store EAX at address ES:(E)DI; For 64-bit mode store EAX at address RDI or EDI. |
| REX.W + AB | STOSQ       | Α         | Valid          | N.E.                | Store RAX at address RDI or EDI.                                                                 |

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. . .

## **STR—Store Task Register**

| Opcode   | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|----------|------------------|-----------|----------------|---------------------|---------------------------------------------------|
| OF 00 /1 | STR <i>r/m16</i> | Α         | Valid          | Valid               | Stores segment selector from TR in <i>r/m16</i> . |

## **Instruction Operand Encoding**

| - 1 |       |               |           |           |           |
|-----|-------|---------------|-----------|-----------|-----------|
|     | Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|     | Α     | ModRM:r/m (w) | NA        | NA        | NA        |



### **SUB—Subtract**

| Opcode                  | Instruction                       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                            |
|-------------------------|-----------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------|
| 2C ib                   | SUB AL, i <i>mm8</i>              | Α         | Valid          | Valid               | Subtract imm8 from AL.                                                 |
| 2D <i>iw</i>            | SUB AX, imm16                     | Α         | Valid          | Valid               | Subtract imm16 from AX.                                                |
| 2D <i>id</i>            | SUB EAX, i <i>mm32</i>            | Α         | Valid          | Valid               | Subtract <i>imm32</i> from EAX.                                        |
| REX.W + 2D id           | SUB RAX, i <i>mm32</i>            | Α         | Valid          | N.E.                | Subtract <i>imm32</i> sign-<br>extended to 64-bits from<br>RAX.        |
| 80 /5 <i>ib</i>         | SUB r/m8, imm8                    | В         | Valid          | Valid               | Subtract imm8 from r/m8.                                               |
| REX + 80 /5 <i>ib</i>   | SUB r/m8*, imm8                   | В         | Valid          | N.E.                | Subtract imm8 from r/m8.                                               |
| 81 /5 <i>iw</i>         | SUB <i>r/m16,</i><br>imm16        | В         | Valid          | Valid               | Subtract <i>imm16</i> from <i>r/m16</i> .                              |
| 81 /5 <i>id</i>         | SUB <i>r/m32,</i><br><i>imm32</i> | В         | Valid          | Valid               | Subtract <i>imm32</i> from <i>r/m32</i> .                              |
| REX.W + 81 /5 id        | SUB r/m64,<br>imm32               | В         | Valid          | N.E.                | Subtract <i>imm32</i> sign-<br>extended to 64-bits from <i>r/m64</i> . |
| 83 /5 <i>ib</i>         | SUB <i>r/m16, imm8</i>            | В         | Valid          | Valid               | Subtract sign-extended <i>imm8</i> from <i>r/m16</i> .                 |
| 83 /5 <i>ib</i>         | SUB <i>r/m32, imm8</i>            | В         | Valid          | Valid               | Subtract sign-extended <i>imm8</i> from <i>r/m32</i> .                 |
| REX.W + 83 /5 <i>ib</i> | SUB r/m64, imm8                   | В         | Valid          | N.E.                | Subtract sign-extended <i>imm8</i> from <i>r/m64</i> .                 |
| 28 /r                   | SUB <i>r/m8, r8</i>               | С         | Valid          | Valid               | Subtract r8 from r/m8.                                                 |
| REX + 28 /r             | SUB <i>r/m8*, r8*</i>             | С         | Valid          | N.E.                | Subtract r8 from r/m8.                                                 |
| 29 /r                   | SUB <i>r/m16, r16</i>             | С         | Valid          | Valid               | Subtract r16 from r/m16.                                               |
| 29 /r                   | SUB <i>r/m32, r32</i>             | С         | Valid          | Valid               | Subtract r32 from r/m32.                                               |
| REX.W + 29 /r           | SUB <i>r/m64, r32</i>             | С         | Valid          | N.E.                | Subtract r64 from r/m64.                                               |
| 2A /r                   | SUB <i>r8, r/m8</i>               | D         | Valid          | Valid               | Subtract r/m8 from r8.                                                 |
| REX + 2A /r             | SUB <i>r8*, r/m8*</i>             | D         | Valid          | N.E.                | Subtract r/m8 from r8.                                                 |
| 2B /r                   | SUB <i>r16, r/m16</i>             | D         | Valid          | Valid               | Subtract <i>r/m16</i> from <i>r16</i> .                                |
| 2B /r                   | SUB <i>r32, r/m32</i>             | D         | Valid          | Valid               | Subtract r/m32 from r32.                                               |
| REX.W + 2B /r           | SUB <i>r64, r/m64</i>             | D         | Valid          | N.E.                | Subtract <i>r/m64</i> from <i>r64</i> .                                |

### NOTES:

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | AL/AX/EAX/RAX    | imm8/26/32    | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8/26/32    | NA        | NA        |
| С     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| D     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## SUBPD—Subtract Packed Double-Precision Floating-Point Values

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                   |
|-------------|--------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------|
| 66 OF 5C /r | SUBPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract packed double-precision floating-point values in <i>xmm2/m128</i> from <i>xmm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## SUBPS—Subtract Packed Single-Precision Floating-Point Values

| Opcode   | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                         |
|----------|-------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------|
| OF 5C /r | SUBPS xmm1<br>xmm2/m128 | Α         | Valid          | Valid               | Subtract packed single-<br>precision floating-point<br>values in <i>xmm2/mem</i> from <i>xmm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



## SUBSD—Subtract Scalar Double-Precision Floating-Point Values

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                      |
|-------------|-------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------|
| F2 OF 5C /r | SUBSD xmm1,<br>xmm2/m64 | Α         | Valid          | Valid               | Subtracts the low double-precision floating-point values in <i>xmm2/mem64</i> from <i>xmm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## SUBSS—Subtract Scalar Single-Precision Floating-Point Values

| Opcode      | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|-------------|-------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| F3 0F 5C /r | SUBSS xmm1,<br>xmm2/m32 | Α         | Valid          | Valid               | Subtract the lower single-precision floating-point values in <i>xmm2/m32</i> from <i>xmm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

### **SWAPGS—Swap GS Base Register**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                     |
|----------|-------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------|
| OF 01 /7 | SWAPGS      | Α         | Valid          | Invalid             | Exchanges the current GS base register value with the value contained in MSR address C0000102H. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



## SYSCALL—Fast System Call

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| OF 05  | SYSCALL     | Α         | Valid          | Invalid             | Fast call to privilege level 0 system procedures. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

...

### **SYSENTER—Fast System Call**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| OF 34  | SYSENTER    | Α         | Valid          | Valid               | Fast call to privilege level 0 system procedures. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

٠..

### Operation

IF CRO.PE = O THEN #GP(0); FI; IF SYSENTER\_CS\_MSR[15:2] = 0 THEN #GP(0); FI; (\* ensures protected mode execution \*) EFLAGS.VM  $\leftarrow$  0; (\* Mask interrupts \*) EFLAGS.IF  $\leftarrow$  0;  $EFLAGS.RF \leftarrow 0;$  $CS.SEL \leftarrow SYSENTER\_CS\_MSR$ (\* Operating system provides CS \*) (\* Set rest of CS to a fixed value \*)  $CS.BASE \leftarrow 0$ ; (\* Flat segment \*)  $CS.LIMIT \leftarrow FFFFFH;$ (\* 4-GByte limit \*) (\* 4-KByte granularity \*) CS.ARbyte.G  $\leftarrow$  1; CS.ARbyte.S  $\leftarrow$  1; (\* Execute + Read, Accessed \*) CS.ARbyte.TYPE ← 1011B; CS.ARbyte.D  $\leftarrow$  1; (\* 32-bit code segment\*) CS.ARbyte.DPL  $\leftarrow$  0;  $CS.SEL.RPL \leftarrow 0$ ; CS.ARbyte.P  $\leftarrow$  1;  $CPL \leftarrow 0$ ;  $SS.SEL \leftarrow CS.SEL + 8$ ; (\* Set rest of SS to a fixed value \*)



(\* Flat segment \*)  $SS.BASE \leftarrow 0$ ; (\* 4-GByte limit \*)  $SS.LIMIT \leftarrow FFFFFH;$ (\* 4-KByte granularity \*)

SS.ARbyte.G  $\leftarrow$  1;

 $SS.ARbyte.S \leftarrow$ ;

SS.ARbyte.TYPE  $\leftarrow$  0011B; (\* Read/Write, Accessed \*) SS.ARbyte.D  $\leftarrow$  1; (\* 32-bit stack segment\*)

SS.ARbyte.DPL  $\leftarrow$  0; SS.SEL.RPL  $\leftarrow$  0; SS.ARbyte.P  $\leftarrow$  1;

 $\mathsf{ESP} \leftarrow \mathsf{SYSENTER\_ESP\_MSR};$  $EIP \leftarrow SYSENTER\_EIP\_MSR;$ 

## SYSEXIT—Fast Return from Fast System Call

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|---------------|-------------|-----------|----------------|---------------------|---------------------------------------------------------|
| OF 35         | SYSEXIT     | Α         | Valid          | Valid               | Fast return to privilege level 3 user code.             |
| REX.W + 0F 35 | SYSEXIT     | Α         | Valid          | Valid               | Fast return to 64-bit mode privilege level 3 user code. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

## SYSRET—Return From Fast System Call

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                  |
|--------|-------------|-----------|----------------|---------------------|------------------------------|
| OF 07  | SYSRET      | Α         | Valid          | Invalid             | Return from fast system call |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



## **TEST—Logical Compare**

| Opcode                | Instruction             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                       |
|-----------------------|-------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------|
| A8 <i>ib</i>          | TEST AL, i <i>mm8</i>   | Α         | Valid          | Valid               | AND <i>imm8</i> with AL; set SF, ZF, PF according to result.                                      |
| A9 <i>iw</i>          | TEST AX, i <i>mm16</i>  | Α         | Valid          | Valid               | AND <i>imm16</i> with AX; set SF, ZF, PF according to result.                                     |
| A9 <i>id</i>          | TEST EAX, imm32         | Α         | Valid          | Valid               | AND <i>imm32</i> with EAX; set SF, ZF, PF according to result.                                    |
| REX.W + A9 id         | TEST RAX, i <i>mm32</i> | Α         | Valid          | N.E.                | AND <i>imm32</i> sign-extended to 64-bits with RAX; set SF, ZF, PF according to result.           |
| F6 /0 <i>ib</i>       | TEST r/m8, imm8         | В         | Valid          | Valid               | AND <i>imm8</i> with <i>r/m8</i> , set SF, ZF, PF according to result.                            |
| REX + F6 /0 <i>ib</i> | TEST r/m8*, imm8        | В         | Valid          | N.E.                | AND <i>imm8</i> with <i>r/m8</i> ; set SF, ZF, PF according to result.                            |
| F7 /0 <i>iw</i>       | TEST r/m16,<br>imm16    | В         | Valid          | Valid               | AND <i>imm16</i> with <i>r/m16</i> ; set SF, ZF, PF according to result.                          |
| F7 /0 <i>id</i>       | TEST r/m32,<br>imm32    | В         | Valid          | Valid               | AND <i>imm32</i> with <i>r/m32</i> , set SF, ZF, PF according to result.                          |
| REX.W + F7 /0 id      | TEST r/m64,<br>imm32    | В         | Valid          | N.E.                | AND <i>imm32</i> sign-extended to 64-bits with <i>r/m64</i> ; set SF, ZF, PF according to result. |
| 84 / <i>r</i>         | TEST r/m8, r8           | С         | Valid          | Valid               | AND <i>r8</i> with <i>r/m8</i> ; set SF, ZF, PF according to result.                              |
| REX + 84 /r           | TEST <i>r/m8*, r8*</i>  | С         | Valid          | N.E.                | AND <i>r8</i> with <i>r/m8</i> ; set SF, ZF, PF according to result.                              |
| 85 / <i>r</i>         | TEST <i>r/m16, r16</i>  | С         | Valid          | Valid               | AND <i>r16</i> with <i>r/m16</i> ; set SF, ZF, PF according to result.                            |
| 85 / <i>r</i>         | TEST <i>r/m32, r32</i>  | С         | Valid          | Valid               | AND <i>r32</i> with <i>r/m32</i> ; set SF, ZF, PF according to result.                            |
| REX.W + 85 /r         | TEST <i>r/m64, r64</i>  | С         | Valid          | N.E.                | AND <i>r64</i> with <i>r/m64</i> ; set SF, ZF, PF according to result.                            |

### NOTES:

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | AL/AX/EAX/RAX | imm8/16/32    | NA        | NA        |
| В     | ModRM:r/m (r) | imm8/16/32    | NA        | NA        |
| С     | ModRM:r/m (r) | ModRM:reg (r) | NA        | NA        |

. . .

# **UCOMISD—Unordered Compare Scalar Double-Precision Floating-Point Values and Set EFLAGS**

| Opcode      | Instruction               | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                              |
|-------------|---------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| 66 OF 2E /r | UCOMISD xmm1,<br>xmm2/m64 | A         | Valid          | Valid               | Compares (unordered) the low double-precision floating-point values in xmm1 and xmm2/m64 and set the EFLAGS accordingly. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

. . .

# **UCOMISS—Unordered Compare Scalar Single-Precision Floating-Point Values and Set EFLAGS**

| Opcode           | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                |
|------------------|------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF 2E / <i>r</i> | UCOMISS <i>xmm1</i> ,<br><i>xmm2/m32</i> | Α         | Valid          | Valid               | Compare lower single-<br>precision floating-point<br>value in xmm1 register with<br>lower single-precision<br>floating-point value in<br>xmm2/mem and set the<br>status flags accordingly. |

### **Instruction Operand Encoding**

|       |               | •             |           |           |
|-------|---------------|---------------|-----------|-----------|
| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (r) | ModRM:r/m (r) | NA        | NA        |

٠..



### **UD2—Undefined Instruction**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                     |
|--------|-------------|-----------|----------------|---------------------|---------------------------------|
| OF OB  | UD2         | Α         | Valid          | Valid               | Raise invalid opcode exception. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

...

# **UNPCKHPD—Unpack and Interleave High Packed Double-Precision Floating-Point Values**

| Opcode      | Instruction                                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                              |
|-------------|--------------------------------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|
| 66 OF 15 /r | UNPCKHPD <i>xmm1</i> ,<br><i>xmm2/m128</i> | Α         | Valid          | Valid               | Unpacks and Interleaves double-precision floating-point values from high quadwords of <i>xmm1</i> and <i>xmm2/m128</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **UNPCKHPS—Unpack and Interleave High Packed Single-Precision Floating-Point Values**

| Opcode   | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                              |
|----------|-----------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| OF 15 /r | UNPCKHPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Unpacks and Interleaves single-precision floating-point values from high quadwords of <i>xmm1</i> and <i>xmm2/mem</i> into <i>xmm1</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



# **UNPCKLPD—Unpack and Interleave Low Packed Double-Precision Floating-Point Values**

| Opcode      | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                             |
|-------------|-----------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------|
| 66 OF 14 /r | UNPCKLPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Unpacks and Interleaves double-precision floating-point values from low quadwords of <i>xmm1</i> and <i>xmm2/m128</i> . |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

# **UNPCKLPS—Unpack and Interleave Low Packed Single-Precision Floating- Point Values**

| Opcode   | Instruction                 | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                       |
|----------|-----------------------------|-----------|----------------|---------------------|-------------------------------------------------------------------------------------------------------------------|
| OF 14 /r | UNPCKLPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Unpacks and Interleaves single-precision floating-point values from low quadwords of xmm1 and xmm2/mem into xmm1. |

### **Instruction Operand Encoding**

| Op/E | n Operand 1      | Operand 2     | Operand 3 | Operand 4 |
|------|------------------|---------------|-----------|-----------|
| Α    | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## VERR/VERW—Verify a Segment for Reading or Writing

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|----------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| OF 00 /4 | VERR r/m16  | A         | Valid          | Valid               | Set ZF=1 if segment specified with <i>r/m16</i> can be read.    |
| OF 00 /5 | VERW r/m16  | В         | Valid          | Valid               | Set ZF=1 if segment specified with <i>r/m16</i> can be written. |



| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |
| В     | NA            | NA        | NA        | NA        |

. . .

### WAIT/FWAIT—Wait

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 9B     | WAIT        | Α         | Valid          | Valid               | Check pending unmasked floating-point exceptions. |
| 9B     | FWAIT       | Α         | Valid          | Valid               | Check pending unmasked floating-point exceptions. |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

### Description

Causes the processor to check for and handle pending, unmasked, floating-point exceptions before proceeding. (FWAIT is an alternate mnemonic for WAIT.)

This instruction is useful for synchronizing exceptions in critical sections of code. Coding a WAIT instruction after a floating-point instruction ensures that any unmasked floating-point exceptions the instruction may raise are handled before the processor can modify the instruction's results. See the section titled "Floating-Point Exception Synchronization" in Chapter 8 of the  $Intel^@$  64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information on using the WAIT/FWAIT instruction.

This instruction's operation is the same in non-64-bit modes and 64-bit mode.

. . .

### WBINVD—Write Back and Invalidate Cache

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                  |
|--------|-------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------|
| OF 09  | WBINVD      | Α         | Valid          | Valid               | Write back and flush Internal caches; initiate writing-back and flushing of external caches. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



## WRMSR—Write to Model Specific Register

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------|
| OF 30  | WRMSR       | Α         | Valid          | Valid               | Write the value in EDX:EAX to MSR specified by ECX. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |

. .

## XADD—Exchange and Add

| Opcode           | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                         |
|------------------|------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------|
| OF CO /r         | XADD <i>r/m8, r8</i>   | Α         | Valid          | Valid               | Exchange <i>r8</i> and <i>r/m8</i> ; load sum into <i>r/m8</i> .    |
| REX + OF CO /r   | XADD <i>r/m8*, r8*</i> | Α         | Valid          | N.E.                | Exchange <i>r8</i> and <i>r/m8</i> ; load sum into <i>r/m8</i> .    |
| OF C1 / <i>r</i> | XADD <i>r/m16, r16</i> | Α         | Valid          | Valid               | Exchange r16 and r/m16; load sum into r/m16.                        |
| OF C1 / <i>r</i> | XADD <i>r/m32, r32</i> | Α         | Valid          | Valid               | Exchange r32 and r/m32, load sum into r/m32.                        |
| REX.W + OF C1    | XADD <i>r/m64, r64</i> | Α         | Valid          | N.E.                | Exchange <i>r64</i> and <i>r/m64</i> ; load sum into <i>r/m64</i> . |

### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



## XCHG—Exchange Register/Memory with Register

| Opcode                | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|-----------------------|--------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| 90+ <i>rw</i>         | XCHG AX, r16                   | Α         | Valid          | Valid               | Exchange <i>r16</i> with AX.                                    |
| 90+ <i>rw</i>         | XCHG r16, AX                   | В         | Valid          | Valid               | Exchange AX with <i>r16.</i>                                    |
| 90+ <i>rd</i>         | XCHG EAX, r32                  | Α         | Valid          | Valid               | Exchange <i>r32</i> with EAX.                                   |
| REX.W + 90+ <i>rd</i> | XCHG RAX, r64                  | Α         | Valid          | N.E.                | Exchange <i>r64</i> with RAX.                                   |
| 90+ <i>rd</i>         | XCHG <i>r32</i> , EAX          | В         | Valid          | Valid               | Exchange EAX with r32.                                          |
| REX.W + 90+ <i>rd</i> | XCHG r64, RAX                  | В         | Valid          | N.E.                | Exchange RAX with r64.                                          |
| 86 /r                 | XCHG r/m8, r8                  | С         | Valid          | Valid               | Exchange <i>r8</i> (byte register) with byte from <i>r/m8</i> . |
| REX + 86 /r           | XCHG <i>r/m8*, r8*</i>         | С         | Valid          | N.E.                | Exchange <i>r8</i> (byte register) with byte from <i>r/m8</i> . |
| 86 /r                 | XCHG r8, r/m8                  | D         | Valid          | Valid               | Exchange byte from <i>r/m8</i> with <i>r8</i> (byte register).  |
| REX + 86 /r           | XCHG <i>r8*, r/m8*</i>         | D         | Valid          | N.E.                | Exchange byte from <i>r/m8</i> with <i>r8</i> (byte register).  |
| 87 /r                 | XCHG <i>r/m16</i> , <i>r16</i> | С         | Valid          | Valid               | Exchange <i>r16</i> with word from <i>r/m16</i> .               |
| 87 /r                 | XCHG <i>r16, r/m16</i>         | D         | Valid          | Valid               | Exchange word from <i>r/m16</i> with <i>r16</i> .               |
| 87 /r                 | XCHG <i>r/m32</i> , <i>r32</i> | С         | Valid          | Valid               | Exchange <i>r32</i> with doubleword from <i>r/m32</i> .         |
| REX.W + 87 /r         | XCHG <i>r/m64, r64</i>         | С         | Valid          | N.E.                | Exchange <i>r64</i> with quadword from <i>r/m64</i> .           |
| 87 /r                 | XCHG <i>r32, r/m32</i>         | D         | Valid          | Valid               | Exchange doubleword from <i>r/m32</i> with <i>r32</i> .         |
| REX.W + 87 /r         | XCHG <i>r64, r/m64</i>         | D         | Valid          | N.E.                | Exchange quadword from r/m64 with r64.                          |

### NOTES:

### **Instruction Operand Encoding**

| Op/En | Operand 1         | Operand 2         | Operand 3 | Operand 4 |
|-------|-------------------|-------------------|-----------|-----------|
| Α     | AX/EAX/RAX (r, w) | reg (r, w)        | NA        | NA        |
| В     | reg (r, w)        | AX/EAX/RAX (r, w) | NA        | NA        |
| С     | ModRM:r/m (r, w)  | ModRM:reg (r, w)  | NA        | NA        |
| D     | ModRM:reg (r, w)  | ModRM:r/m (r, w)  | NA        | NA        |

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



## **XGETBV**—Get Value of Extended Control Register

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------|
| OF 01 D0 | XGETBV      | Α         | Valid          | Valid               | Reads an XCR specified by ECX into EDX:EAX. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| -     |           |           |           | -         |
| Α     | NA        | NA        | NA        | NA        |
|       |           |           |           |           |

...

## XLAT/XLATB—Table Look-up Translation

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                        |
|------------|-------------|-----------|----------------|---------------------|----------------------------------------------------|
| D7         | XLAT m8     | Α         | Valid          | Valid               | Set AL to memory byte<br>DS:[(E)BX + unsigned AL]. |
| D7         | XLATB       | Α         | Valid          | Valid               | Set AL to memory byte<br>DS:[(E)BX + unsigned AL]. |
| REX.W + D7 | XLATB       | Α         | Valid          | N.E.                | Set AL to memory byte [RBX + unsigned AL].         |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Α     | NA        | NA        | NA        | NA        |



## **XOR—Logical Exclusive OR**

| Opcode                  | Instruction                | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                         |
|-------------------------|----------------------------|-----------|----------------|---------------------|-------------------------------------|
| 34 <i>ib</i>            | XOR AL, i <i>mm8</i>       | Α         | Valid          | Valid               | AL XOR imm8.                        |
| 35 <i>iw</i>            | XOR AX, imm16              | Α         | Valid          | Valid               | AX XOR imm16.                       |
| 35 <i>id</i>            | XOR EAX, i <i>mm32</i>     | Α         | Valid          | Valid               | EAX XOR imm32.                      |
| REX.W + 35 <i>id</i>    | XOR RAX, i <i>mm32</i>     | Α         | Valid          | N.E.                | RAX XOR imm32 (sign-extended).      |
| 80 /6 <i>ib</i>         | XOR r/m8, imm8             | В         | Valid          | Valid               | r/m8 XOR imm8.                      |
| REX + 80 /6 <i>ib</i>   | XOR r/m8*, imm8            | В         | Valid          | N.E.                | r/m8 XOR imm8.                      |
| 81 /6 <i>iw</i>         | XOR <i>r/m16,</i><br>imm16 | В         | Valid          | Valid               | r/m16 XOR imm16.                    |
| 81 /6 <i>id</i>         | XOR <i>r/m32,</i><br>imm32 | В         | Valid          | Valid               | r/m32 XOR imm32.                    |
| REX.W + 81 /6 <i>id</i> | XOR <i>r/m64,</i> imm32    | В         | Valid          | N.E.                | r/m64 XOR imm32 (sign-extended).    |
| 83 /6 <i>ib</i>         | XOR <i>r/m16, imm8</i>     | В         | Valid          | Valid               | r/m16 XOR imm8 (sign-<br>extended). |
| 83 /6 <i>ib</i>         | XOR <i>r/m32, imm8</i>     | В         | Valid          | Valid               | r/m32 XOR imm8 (sign-extended).     |
| REX.W + 83 /6 <i>ib</i> | XOR r/m64, imm8            | В         | Valid          | N.E.                | r/m64 XOR imm8 (sign-<br>extended). |
| 30 /r                   | XOR <i>r/m8, r8</i>        | С         | Valid          | Valid               | r/m8 XOR r8.                        |
| REX + 30 /r             | XOR <i>r/m8*, r8*</i>      | С         | Valid          | N.E.                | r/m8 XOR r8.                        |
| 31 / <i>r</i>           | XOR <i>r/m16, r16</i>      | С         | Valid          | Valid               | r/m16 XOR r16.                      |
| 31 / <i>r</i>           | XOR <i>r/m32, r32</i>      | С         | Valid          | Valid               | r/m32 XOR r32.                      |
| REX.W + 31 /r           | XOR <i>r/m64, r64</i>      | С         | Valid          | N.E.                | r/m64 XOR r64.                      |
| 32 /r                   | XOR <i>r8, r/m8</i>        | D         | Valid          | Valid               | r8 XOR r/m8.                        |
| REX + 32 /r             | XOR <i>r8*, r/m8*</i>      | D         | Valid          | N.E.                | r8 XOR r/m8.                        |
| 33 /r                   | XOR <i>r16, r/m16</i>      | D         | Valid          | Valid               | r16 XOR r/m16.                      |
| 33 /r                   | XOR <i>r32, r/m32</i>      | D         | Valid          | Valid               | r32 XOR r/m32.                      |
| REX.W + 33 /r           | XOR <i>r64, r/m64</i>      | D         | Valid          | N.E.                | r64 XOR r/m64.                      |

### NOTES:

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.



| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | AL/AX/EAX/RAX    | imm8/16/32    | NA        | NA        |
| В     | ModRM:r/m (r, w) | imm8/16/32    | NA        | NA        |
| С     | ModRM:r/m (r, w) | ModRM:reg (r) | NA        | NA        |
| D     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

### XORPD—Bitwise Logical XOR for Double-Precision Floating-Point Values

| Opcode      | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|-------------|--------------------------|-----------|----------------|---------------------|---------------------------------------------|
| 66 OF 57 /r | XORPD xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise exclusive-OR of xmm2/m128 and xmm1. |

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |

. . .

## XORPS—Bitwise Logical XOR for Single-Precision Floating-Point Values

| Opcode   | Instruction              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|----------|--------------------------|-----------|----------------|---------------------|---------------------------------------------|
| OF 57 /r | XORPS xmm1,<br>xmm2/m128 | Α         | Valid          | Valid               | Bitwise exclusive-OR of xmm2/m128 and xmm1. |

### **Instruction Operand Encoding**

|       |                  |               | <u> </u>  |           |
|-------|------------------|---------------|-----------|-----------|
| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
| Α     | ModRM:reg (r, w) | ModRM:r/m (r) | NA        | NA        |



### **XRSTOR—Restore Processor Extended States**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                         |
|----------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------|
| OF AE /5 | XRSTOR mem  | Α         | Valid          | Valid               | Restore processor extended<br>states from <i>memory</i> . The<br>states are specified by<br>EDX:EAX |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| Α     | ModRM:r/m (r) | NA        | NA        | NA        |

. . .

### **XSAVE—Save Processor Extended States**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                           |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------|
| OF AE /4 | XSAVE mem   | Α         | Valid          | Valid               | Save processor extended states to <i>memory</i> . The states are specified by EDX:EAX |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |  |
|-------|---------------|-----------|-----------|-----------|--|
| Α     | ModRM:r/m (w) | NA        | NA        | NA        |  |

. . .

## **XSETBV—Set Extended Control Register**

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|----------|-------------|-----------|----------------|---------------------|---------------------------------------------------------|
| OF 01 D1 | XSETBV      | Α         | Valid          | Valid               | Write the value in EDX:EAX to the XCR specified by ECX. |

### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |
|-------|-----------|-----------|-----------|-----------|--|
| Α     | NA        | NA        | NA        | NA        |  |



### 3. Updates to Chapter 4, Volume 3A

Change bars show changes to Chapter 4 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide, Part 1.

.....

. . .

Table 4-1 illustrates the key differences between the three paging modes.

Table 4-1 Properties of Different Paging Modes

| Paging<br>Mode | CRO.PG | CR4.PAE | LME in<br>IA32_EFER | Linear-<br>Address<br>Width | Physical-<br>Address<br>Width <sup>1</sup> | Page<br>Size(s)                            | Supports<br>Execute-<br>Disable? |
|----------------|--------|---------|---------------------|-----------------------------|--------------------------------------------|--------------------------------------------|----------------------------------|
| None           | 0      | N/A     | N/A                 | 32                          | 32                                         | N/A                                        | No                               |
| 32-bit         | 1      | 0       | 02                  | 32                          | Up to 40 <sup>3</sup>                      | 4-KByte<br>4-MByte <sup>4</sup>            | No                               |
| PAE            | 1      | 1       | 0                   | 32                          | Up to 52                                   | 4-KByte<br>2-MByte                         | Yes <sup>5</sup>                 |
| IA-32e         | 1      | 1       | 2                   | 48                          | Up to 52                                   | 4-KByte<br>2-MByte<br>1-GByte <sup>6</sup> | Yes <sup>5</sup>                 |

#### NOTES

- 1. The physical-address width is always bounded by MAXPHYADDR; see Section 4.1.4.
- 2. The processor ensures that IA32 EFER.LME must be 0 if CR0.PG = 1 and CR4.PAE = 0.
- 3. 32-bit paging supports physical-address widths of more than 32 bits only for 4-MByte pages and only if the PSE-36 mechanism is supported; see Section 4.1.4 and Section 4.3.
- 4. 4-MByte pages are used with 32-bit paging only if CR4.PSE = 1; see Section 4.3.
- 5. Execute-disable access rights are applied only if IA32\_EFER.NXE = 1; see Section 4.6.
- 6. Not all processors that support IA-32e paging support 1-GByte pages; see Section 4.1.4.

Because they are used only if IA32\_EFER.LME = 0, 32-bit paging and PAE paging is used only in legacy protected mode. Because legacy protected mode cannot produce

. . .

### 4.1.4 Enumeration of Paging Features by CPUID

Software can discover support for different paging features using the CPUID instruction:

- PSE: page-size extensions for 32-bit paging.
   If CPUID.01H: EDX.PSE [bit 3] = 1, CR4.PSE may be set to 1, enabling support for 4-MByte pages with 32-bit paging (see Section 4.3).
- PAE: physical-address extension.
   If CPUID.01H: EDX.PAE [bit 6] = 1, CR4.PAE may be set to 1, enabling PAE paging (this setting is also required for IA-32e paging).
- PGE: global-page support. If CPUID.01H:EDX.PGE [bit 13] = 1, CR4.PGE may be set to 1, enabling the global-page feature (see Section 4.10.1.4).



- PAT: page-attribute table.
   If CPUID.01H:EDX.PAT [bit 16] = 1, the 8-entry page-attribute table (PAT) is supported. When the PAT is supported, three bits in certain paging-structure entries select a memory type (used to determine type of caching used) from the PAT (see Section 4.9).
- PSE-36: 36-Bit page size extension.
   If CPUID.01H: EDX.PSE-36 [bit 17] = 1, the PSE-36 mechanism is supported, indicating that translations using 4-MByte pages with 32-bit paging may produce physical addresses with more than 32 bits (see Section 4.3).
- NX: execute disable.
   If CPUID.80000001H:EDX.NX [bit 20] = 1, IA32\_EFER.NXE may be set to 1, allowing PAE paging and IA-32e paging to disable execute access to selected pages (see Section 4.6). (Processors that do not support CPUID function 80000001H do not allow IA32\_EFER.NXE to be set to 1.)
- Page1GB: 1-GByte pages.
   If CPUID.80000001H: EDX.Page1GB [bit 26] = 1, 1-GByte pages are supported with IA-32e paging (see Section 4.5).
- LM: IA-32e mode support.
   If CPUID.80000001H: EDX.LM [bit 29] = 1, IA32\_EFER.LME may be set to 1, enabling IA-32e paging. (Processors that do not support CPUID function 80000001H do not allow IA32\_EFER.LME to be set to 1.)
- CPUID.80000008H: EAX[7:0] reports the physical-address width supported by the processor. (For processors that do not support CPUID function 80000008H, the width is generally 36 if CPUID.01H: EDX.PAE [bit 6] = 1 and 32 otherwise.) This width is referred to as MAXPHYADDR. MAXPHYADDR is at most 52.
- CPUID.80000008H: EAX[15:8] reports the linear-address width supported by the
  processor. Generally, this value is 48 if CPUID.80000001H: EDX.LM [bit 29] = 1 and
  32 otherwise. (Processors that do not support CPUID function 80000008H, support a
  linear-address width of 32.)

#### . . .

### 4.2 HIERARCHICAL PAGING STRUCTURES: AN OVERVIEW

All three paging modes translate linear addresses use **hierarchical paging structures**. This section provides an overview of their operation. Section 4.3, Section 4.4, and Section 4.5 provide details for the three paging modes.

Every paging structure is 4096 Bytes in size and comprises a number of individual **entries**. With 32-bit paging, each entry is 32 bits (4 bytes); there are thus 1024 entries in each structure. With PAE paging and IA-32e paging, each entry is 64 bits (8 bytes); there are thus 512 entries in each structure. (PAE paging includes one exception, a paging structure that is 32 bytes in size, containing 4 64-bit entries.)

The processor uses the upper portion of a linear address to identify a series of paging-structure entries. The last of these entries identifies the physical address of the region to which the linear address translates (called the **page frame**). The lower portion of the linear address (called the **page offset**) identifies the specific address within that region to which the linear address translates.

Each paging-structure entry contains a physical address, which is either the address of another paging structure or the address of a page frame. In the first case, the entry is



said to **reference** the other paging structure; in the latter, the entry is said to **map a page**.

The first paging structure used for any translation is located at the physical address in CR3. A linear address is translated using the following iterative procedure. A portion of the linear address (initially the uppermost bits) select an entry in a paging structure (initially the one located using CR3). If that entry references another paging structure, the process continues with that paging structure and with the portion of the linear address immediately below that just used. If instead the entry maps a page, the process completes: the physical address in the entry is that of the page frame and the remaining lower portion of the linear address is the page offset.

The following items give an example for each of the three paging modes (each example locates a 4-KByte page frame):

- With 32-bit paging, each paging structure comprises  $1024 = 2^{10}$  entries. For this reason, the translation process uses 10 bits at a time from a 32-bit linear address. Bits 31:22 identify the first paging-structure entry and bits 21:12 identify a second. The latter identifies the page frame. Bits 11:0 of the linear address are the page offset within the 4-KByte page frame. (See Figure 4-2 for an illustration.)
- With PAE paging, the first paging structure comprises only  $4 = 2^2$  entries. Translation thus begins by using bits 31:30 from a 32-bit linear address to identify the first paging-structure entry. Other paging structures comprise  $512 = 2^9$  entries, so the process continues by using 9 bits at a time. Bits 29:21 identify a second paging-structure entry and bits 20:12 identify a third. This last identifies the page frame. (See Figure 4-5 for an illustration.)
- With IA-32e paging, each paging structure comprises  $512 = 2^9$  entries and translation uses 9 bits at a time from a 48-bit linear address. Bits 47:39 identify the first paging-structure entry, bits 38:30 identify a second, bits 29:21 a third, and bits 20:12 identify a fourth. Again, the last identifies the page frame. (See Figure 4-8 for an illustration.)

The translation process in each of the examples above completes by identifying a page frame. However, the paging structures may be configured so that translation terminates before doing so. This occurs if process encounters a paging-structure entry that is marked "not present" (because its P flag — bit 0 — is clear) or in which a reserved bit is set. In this case, there is no translation for the linear address; an access to that address causes a page-fault exception (see Section 4.7).

In the examples above, a paging-structure entry maps a page with 4-KByte page frame when only 12 bits remain in the linear address; entries identified earlier always reference other paging structures. That may not apply in other cases. The following items identify when an entry maps a page and when it references another paging structure:

- If more than 12 bits remain in the linear address, bit 7 (PS page size) of the current paging-structure entry is consulted. If the bit is 0, the entry references another paging structure; if the bit is 1, the entry maps a page.
- If only 12 bits remain in the linear address, the current paging-structure entry always maps a page (bit 7 is used for other purposes).

If a paging-structure entry maps a page when more than 12 bits remain in the linear address, the entry identifies a page frame larger than 4 KBytes. For example, 32-bit paging uses the upper 10 bits of a linear address to locate the first paging-structure entry; 22 bits remain. If that entry maps a page, the page frame is  $2^{22}$  Bytes = 4 MBytes. 32-bit paging supports 4-MByte pages if CR4.PSE = 1. PAE paging and IA-32e paging support 2-MByte pages (regardless of the value of CR4.PSE). IA-32e paging may support 1-GByte pages (see Section 4.1.4).



Paging structures are given different names based their uses in the translation process. Table 4-2 gives the names of the different paging structures. It also provides, for each structure, the source of the physical address used to locate it (CR3 or a different paging-structure entry); the bits in the linear address used to select an entry from the structure; and details of about whether and how such an entry can map a page.

. . .

Table 4-2 Paging Structures in the Different Paging Modes

| Paging<br>Structure              | Entry<br>Name | Paging Mode | Physical<br>Address of<br>Structure | Bits<br>Selecting<br>Entry | Page Mapping                      |  |
|----------------------------------|---------------|-------------|-------------------------------------|----------------------------|-----------------------------------|--|
| PML4 table                       | PML4E         | 32-bit, PAE | N/A                                 |                            |                                   |  |
| PIVIL4 TABLE                     | PIVIL4E       | IA-32e      | CR3                                 | 47:39                      | N/A (PS must be 0)                |  |
|                                  |               | 32-bit      |                                     | Ą                          |                                   |  |
| Page-directory-<br>pointer table | PDPTE         | PAE         | CR3                                 | 31:30                      | N/A (PS must be 0)                |  |
| •                                |               | IA-32e      | PML4E                               | 38:30                      | 1-GByte page if PS=1 <sup>1</sup> |  |
| Dago directory                   | PDE           | 32-bit      | CR3                                 | 31:22                      | 4-MByte page if PS=1 <sup>2</sup> |  |
| Page directory                   | PDE           | PAE, IA-32e | PDPTE                               | 29:21                      | 2-MByte page if PS=1              |  |
| Page table                       | PTE           | 32-bit      | PDE                                 | 21:12                      | 4-KByte page                      |  |
| raye table                       | FIL           | PAE, IA-32e | FUL                                 | 20:12                      | 4-KByte page                      |  |

#### **NOTES**

- 1. Not all processors allow the PS flag to be 1 in PDPTEs; see Section 4.1.4 for how to determine whether 1-GByte pages are supported.
- 2. 32-bit paging ignores the PS flag in a PDE (and uses the entry to reference a page table) unless CR4.PSE = 1. Not all processors allow CR4.PSE to be 1; see Section 4.1.4 for how to determine whether 4-MByte pages are supported with 32-bit paging.

### 4.4.1 PDPTE Registers

When PAE paging is used, CR3 references the base of a 32-Byte **page-directory-pointer table**. Table 4-8 illustrates how CR3 is used with PAE paging.

Table 4-8 Use of CR3 with PAE Paging

| Bit<br>Position(s) | Contents                                                                                                 |
|--------------------|----------------------------------------------------------------------------------------------------------|
| 4:0                | Ignored                                                                                                  |
| 31:5               | Physical address of the 32-Byte aligned page-directory-pointer table used for linear-address translation |
| 63:32              | Ignored (these bits exist only on processors supporting the Intel-64 architecture)                       |



The page-directory-pointer-table comprises four (4) 64-bit entries called PDPTEs. Each PDPTE controls access to a 1-GByte region of the linear-address space. Corresponding to the PDPTEs, the logical processor maintains a set of four (4) internal, non-architectural PDPTE registers, called PDPTE0, PDPTE1, PDPTE2, and PDPTE3. The logical processor loads these registers from the PDPTEs in memory as part of certain executions the MOV to CR instruction:

- If PAE paging would be in use following an execution of MOV to CR0 or MOV to CR4 (see Section 4.1.1) and the instruction is modifying any of CR0.CD, CR0.NW, CR0.PG, CR4.PAE, CR4.PGE, or CR4.PSE; then the PDPTEs are loaded from the address in CR3.
- If MOV to CR3 is executed while the logical processor is using PAE paging, the PDPTEs are loaded from the address being loaded into CR3.
- If PAE paging is in use and a task switch changes the value of CR3, the PDPTEs are loaded from the address in the new CR3 value.
- Certain VMX transitions load the PDPTE registers. See Section 4.11.1.

...

| 6<br>3               | 6 6 6 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | 5<br>1 | M-1 3                     | 3 3 2 2 2 2 2 2 2 2 2 1 0 9 8 7 6 5 4 3 2 1        | 2 1 1 1 1 1 1 1 1<br>0 9 8 7 6 5 4 3 2 | 1 1<br>1 0 9 | 876                  | 5 4                    | 32                | 10                   |                          |
|----------------------|-----------------------------------------|--------|---------------------------|----------------------------------------------------|----------------------------------------|--------------|----------------------|------------------------|-------------------|----------------------|--------------------------|
| Ignored <sup>2</sup> |                                         |        |                           | Address of page-directory-pointer table Ignore     |                                        |              |                      | red                    | CR3               |                      |                          |
|                      | Reserved <sup>3</sup>                   |        | Address of page directory |                                                    |                                        | lgn.         | Rsvd                 | I. C                   | P R<br>CW V       | rd 1                 | PDPTE:<br>present        |
|                      |                                         |        |                           | Ignored                                            |                                        |              |                      |                        |                   | 0                    | PDTPE:<br>not<br>present |
| X<br>D<br>4          | Ignored                                 | Rsvd.  | 21                        | Address of<br>MB page frame                        | Reserved A                             | lgn.         | G <b>1</b> D         | A C                    | PU<br>CW/<br>DTS  | R<br>/ <b>1</b><br>W | PDE:<br>2MB<br>page      |
| X<br>D               | Ignored                                 | Rsvd.  |                           | Address of page to                                 | able                                   | lgn.         | <b>Q</b> g           | A C                    | PPU<br>CW/<br>DTS | R<br>/ <b>1</b><br>W | PDE:<br>page<br>table    |
|                      |                                         |        |                           | Ignored                                            |                                        |              |                      |                        |                   | 0                    | PDE:<br>not<br>present   |
| X<br>D               | Ignored                                 | Rsvd.  |                           | Address of 4KB page frame Ign. GADACW///<br>T DTSW |                                        |              | R<br>/ <b>1</b><br>W | PTE:<br>4KB<br>page    |                   |                      |                          |
|                      | Ignored (                               |        |                           |                                                    |                                        |              | 0                    | PTE:<br>not<br>present |                   |                      |                          |

Figure 4-7. Formats of CR3 and Paging-Structure Entries with PAE Paging

- 1. M is an abbreviation for MAXPHYADDR.
- 2. CR3 has 64 bits only on processors supporting the Intel-64 architecture. These bits are ignored with PAE paging.



- 3. Reserved fields must be 0.
- 4. If IA32\_EFER.NXE = 0 and the P flag of a PDE or a PTE is 1, the XD flag (bit 63) is reserved.

. . .

### Table 4-8. Format of a PAE Page-Directory-Pointer-Table Entry (PDPTE)

| Bit<br>Position(s) | Contents                                                                                                                                     |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (P)              | Present; must be 1 to reference a page directory                                                                                             |
| 2:1                | Reserved (must be 0)                                                                                                                         |
| 3 (PWT)            | Page-level write-through; indirectly determines the memory type used to access the page directory referenced by this entry (see Section 4.9) |
| 4 (PCD)            | Page-level cache disable; indirectly determines the memory type used to access the page directory referenced by this entry (see Section 4.9) |
| 8:5                | Reserved (must be 0)                                                                                                                         |
| 11:9               | Ignored                                                                                                                                      |
| (M-1):12           | Physical address of 4-KByte aligned page directory referenced by this entry <sup>1</sup>                                                     |
| 63:M               | Reserved (must be 0)                                                                                                                         |

#### NOTES:

1. M is an abbreviation for MAXPHYADDR, which is at most 52; see Section 4.1.4.

...



### 4.5 IA-32E PAGING

A logical processor uses IA-32e paging if CR0.PG = 1, CR4.PAE = 1, and IA32\_EFER.LME = 1. With IA-32e paging, linear address are translated using a hierarchy of in-memory paging structures located using the contents of CR3. IA-32e paging translates 48-bit linear addresses to 52-bit physical addresses. Although 52 bits corresponds to 4 PBytes, linear addresses are limited to 48 bits; at most 256 TBytes of linear-address space may be accessed at any given time.

IA-32e paging uses a hierarchy of paging structures to produce a translation for a linear address. CR3 is used to locate the first paging-structure, the PML4 table. Table 4-12 illustrates how CR3 is used with IA-32e paging.

| Bit<br>Position(s) | Contents                                                                                                                                          |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 2:0                | Ignored                                                                                                                                           |
| 3 (PWT)            | Page-level write-through; indirectly determines the memory type used to access the PML4 table during linear-address translation (see Section 4.9) |
| 4 (PCD)            | Page-level cache disable; indirectly determines the memory type used to access the PML4 table during linear-address translation (see Section 4.9) |
| 11:5               | Ignored                                                                                                                                           |
| (M-1):12           | Physical address of the 4-KByte aligned PML4 table used for linear-address translation <sup>1</sup>                                               |
| 63:M               | Reserved (must be 0)                                                                                                                              |

Table 4-12 Use of CR3 with IA-32e Paging

#### NOTES:

1. M is an abbreviation for MAXPHYADDR, which is at most 52; see Section 4.1.4.

IA-32e paging may map linear addresses to 4-KByte pages, 2-MByte pages, or 1-GByte pages. Figure 4-8 illustrates the translation process when it produces a 4-KByte page; Figure 4-9 covers the case of a 2-MByte page, and Figure 4-10 the case of a 1-GByte page. The following items describe the IA-32e paging process in more detail as well has how the page size is determined:

- A 4-KByte naturally aligned page-directory-pointer table is located at the physical address specified in bits 51:12 of the PML4E (see Table 4-13). A page-directorypointer table comprises 512 64-bit entries (PDPTEs). A PDPTE is selected using the physical address defined as follows:
  - Bits 51:12 are from the PML4E.
  - Bits 11:3 are bits 38:30 of the linear address.
  - Bits 2:0 are all 0.

If MAXPHYADDR < 52, bits in the range 51:MAXPHYADDR will be 0 in any physical address used by IA-32e paging. (The corresponding bits are reserved in the paging-structure entries.) See Section 4.1.4 for how to determine MAXPHYADDR.

<sup>2.</sup> Not all processors support 1-GByte pages; see Section 4.1.4.



Because a PDPTE is identified using bits 47:30 of the linear address, it controls access to a 1-GByte region of the linear-address space. Use of the PDPTE depends on its PS flag (bit 7):1

. .

• If the PDPTE's PS flag is 1, the PDPTE maps a 1-GByte page (see Table 4-14). The final physical address is computed as follows:

Table 4-14 Format of an IA-32e Page-Directory-Pointer-Table Entry (PDPTE) that Maps a 1-GByte Page

| Bit<br>Position(s)                             | Contents                                                                                                                                   |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (P) Present; must be 1 to map a 1-GByte page |                                                                                                                                            |
| 1 (R/W)                                        | Read/write; if 0, writes may not be allowed to the 1-GByte page referenced by this entry (depends on CPL and CRO.WP; see Section 4.6)      |
| 2 (U/S)                                        | User/supervisor; if 0, accesses with CPL=3 are not allowed to the 1-GByte page referenced by this entry (see Section 4.6)                  |
| 3 (PWT)                                        | Page-level write-through; indirectly determines the memory type used to access the 1-GByte page referenced by this entry (see Section 4.9) |
| 4 (PCD)                                        | Page-level cache disable; indirectly determines the memory type used to access the 1-GByte page referenced by this entry (see Section 4.9) |
| 5 (A)                                          | Accessed; indicates whether software has accessed the 1-GByte page referenced by this entry (see Section 4.8)                              |
| 6 (D)                                          | Dirty; indicates whether software has written to the 1-GByte page referenced by this entry (see Section 4.8)                               |
| 7 (PS)                                         | Page size; must be 1 (otherwise, this entry references a page directory; see Table Table 4-15.)                                            |
| 8 (G)                                          | Global; if CR4.PGE = 1, determines whether the translation is global (see Section 4.10); ignored otherwise                                 |
| 11:9                                           | Ignored                                                                                                                                    |
| 12 (PAT)                                       | Indirectly determines the memory type used to access the 1-GByte page referenced by this entry (see Section 4.9) <sup>1</sup>              |
| 29:13                                          | Reserved (must be 0)                                                                                                                       |
| (M-1):30                                       | Physical address of the 1-GByte page referenced by this entry                                                                              |
| 51:M                                           | Reserved (must be 0)                                                                                                                       |
| 62:52                                          | Ignored                                                                                                                                    |

<sup>1.</sup> The PS flag of a PDPTE is reserved and must be 0 (if the P flag is 1) if 1-GByte pages are not supported. See Section 4.1.4 for how to determine whether 1-GByte pages are supported.



Table 4-14 Format of an IA-32e Page-Directory-Pointer-Table Entry (PDPTE) that Maps a 1-GByte Page (Continued)

| Bit<br>Position(s) | Contents                                                                                                                                                                           |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63 (XD)            | If IA32_EFER.NXE = 1, execute-disable (if 1, instruction fetches are not allowed from the 1-GByte page controlled by this entry; see Section 4.6); otherwise, reserved (must be 0) |

#### NOTES:

- 1. The PAT is supported on all processors that support IA-32e paging.
  - Bits 51:30 are from the PDPTE.
  - Bits 29:0 are from the original linear address.
- If the PDE's PS flag is 0, a 4-KByte naturally aligned page directory is located at the physical address specified in bits 51:12 of the PDPTE (see Table 4-15). A page directory comprises 512 64-bit entries (PDEs). A PDE is selected using the physical address defined as follows:

Table 4-15 Format of an IA-32e Page-Directory-Pointer-Table Entry (PDPTE) that References a Page Directory

| Bit<br>Position(s) | Contents                                                                                                                                                                             |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 (P)              | Present; must be 1 to reference a page directory                                                                                                                                     |
| 1 (R/W)            | Read/write; if 0, writes may not be allowed to the 1-GByte region controlled by this entry (depends on CPL and CR0.WP; see Section 4.6)                                              |
| 2 (U/S)            | User/supervisor; if 0, accesses with CPL=3 are not allowed to the 1-GByte region controlled by this entry (see Section 4.6)                                                          |
| 3 (PWT)            | Page-level write-through; indirectly determines the memory type used to access the page directory referenced by this entry (see Section 4.9)                                         |
| 4 (PCD)            | Page-level cache disable; indirectly determines the memory type used to access the page directory referenced by this entry (see Section 4.9)                                         |
| 5 (A)              | Accessed; indicates whether this entry has been used for linear-address translation (see Section 4.8)                                                                                |
| 6                  | Ignored                                                                                                                                                                              |
| 7 (PS)             | Page size; must be 0 (otherwise, this entry maps a 1-GByte page; see Table 4-14)                                                                                                     |
| 11:8               | Ignored                                                                                                                                                                              |
| (M-1):12           | Physical address of 4-KByte aligned page directory referenced by this entry                                                                                                          |
| 51:M               | Reserved (must be 0)                                                                                                                                                                 |
| 62:52              | Ignored                                                                                                                                                                              |
| 63 (XD)            | If IA32_EFER.NXE = 1, execute-disable (if 1, instruction fetches are not allowed from the 1-GByte region controlled by this entry; see Section 4.6); otherwise, reserved (must be 0) |



- Bits 51:12 are from the PDPTE.
- Bits 11:3 are bits 29:21 of the linear address.
- Bits 2:0 are all 0

. . .

If a paging-structure entry's P flag (bit 0) is 0 or if the entry sets any reserved bit, the entry is used neither to reference another paging-structure entry nor to map a page. A reference using a linear address whose translation would use such a paging-structure entry causes a page-fault exception (see Section 4.7).

The following bits are reserved with IA-32e paging:

- If the P flag of a paging-structure entry is 1, bits 51:MAXPHYADDR are reserved.
- If the P flag of a PML4E is 1, the PS flag is reserved.
- If 1-GByte pages are not supported and the P flag of a PDPTE is 1, the PS flag is reserved.<sup>1</sup>
- If the P flag and the PS flag of a PDPTE are both 1, bits 29:13 are reserved.
- If the P flag and the PS flag of a PDE are both 1, bits 20:13 are reserved.

If IA32\_EFER.NXE = 0 and the P flag of a paging-structure entry is 1, the XD flag (bit 63) is reserved.

. . .

<sup>1.</sup> See Section 4.1.4 for how to determine whether 1-GByte pages are supported.



Figure 4-11. Formats of CR3 and Paging-Structure Entries with IA-32e Paging

| 6<br>3      | 66655555555<br>21098765432 | 5<br>1 |                                             | 22222222<br>987654321                            |          | 1 1 1 1<br>3 2 1 0 9 | 876                      | 5 4 3                       | 210                        | )                        |
|-------------|----------------------------|--------|---------------------------------------------|--------------------------------------------------|----------|----------------------|--------------------------|-----------------------------|----------------------------|--------------------------|
|             | Reserved <sup>2</sup>      |        | Address of PML4 table                       |                                                  |          | lgn                  | Ignored CW Igr           |                             | / Ign.                     | CR3                      |
| X<br>D<br>3 | Ignored                    | Rsvd.  | Address of page-directory-pointer table Ign |                                                  | lgn.     | R s g d              | P P<br>A C W<br>D T      | UR<br>/// <u>1</u><br>SW    | PML4E:<br>present          |                          |
|             | Ignored                    |        |                                             |                                                  |          |                      | <u>(</u>                 | PML4E:<br>not<br>present    |                            |                          |
| X<br>D      | lgnored                    | Rsvd.  | Address of<br>1GB page<br>frame             | Reser                                            | ved      | P<br>A Ign.<br>T     | G <u>1</u> D             | P P<br>C M<br>D T           | U R<br>// / <u>1</u><br>SW | PDPTE:<br>1GB<br>page    |
| X<br>D      | Ignored                    | Rsvd.  | Ad                                          | Address of page directory Ign. Q g A CW//n DT SM |          |                      | UR<br>/// <u>/</u><br>SW | PDPTE:<br>page<br>directory |                            |                          |
|             |                            |        |                                             | Ignored                                          |          |                      |                          |                             | <u>C</u>                   | PDTPE:<br>not<br>present |
| X<br>D      | Ignored                    | Rsvd.  |                                             | lress of<br>age frame                            | Reserved | P<br>A Ign.<br>T     | G <u>1</u> D             | P P<br>A C W<br>D T         | UR<br>/// <u>1</u><br>SW   | PDE:<br>2MB<br>page      |
| X<br>D      | Ignored                    | Rsvd.  | ,                                           | Address of page to                               | able     | lgn.                 | <b>0</b> g <i>n</i>      | P P<br>A C W<br>D T         | UR<br>/// <u>1</u><br>SW   | PDE:<br>page<br>table    |
| Ignored     |                            |        |                                             |                                                  |          | <u>(</u>             | PDE:<br>not<br>present   |                             |                            |                          |
| X<br>D      | Ignored                    | Rsvd.  | Add                                         | dress of 4KB page                                | frame    | Ign.                 | P<br>G A D A             | P P<br>C M<br>D T           | U R<br>// / <u>1</u><br>SW | PTE:<br>4KB<br>page      |
|             | Ignored                    |        |                                             |                                                  |          | Ω                    | PTE:<br>not<br>present   |                             |                            |                          |

#### NOTES:

- 1. M is an abbreviation for MAXPHYADDR.
- 2. Reserved fields must be 0.
- 3. If IA32\_EFER.NXE = 0 and the P flag of a paging-structure entry is 1, the XD flag (bit 63) is reserved.

...



#### 4.7 PAGE-FAULT EXCEPTIONS

Accesses using linear addresses may cause **page-fault exceptions** (#PF; exception 14). An access to a linear address may cause page-fault exception for either of two reasons: (1) there is no valid translation for the linear address; or (2) there is a valid translation for the linear address, but its access rights do not permit the access.

As noted in Section 4.3, Section 4.4.2, and Section 4.5, there is no valid translation for a linear address if the translation process for that address would use a paging-structure entry in which the P flag (bit 0) is 0 or one that sets a reserved bit. If there is a valid translation for a linear address, its access rights are determined as specified in Section 4.6.

Figure 4-12 illustrates the error code that the processor provides on delivery of a page-fault exception. The following items explain how the bits in the error code describe the nature of the page-fault exception:

- P flag (bit 0).
   This flag is 0 if there is no valid translation for the linear address because the P flag was 0 in one of the paging-structure entries used to translate that address.
- W/R (bit 1).
   If the access causing the page-fault exception was a write, this flag is 1; otherwise, it is 0. This flag describes the access causing the page-fault exception, not the access rights specified by paging.
- U/S (bit 2). If a user-mode (CPL= 3) access caused the page-fault exception, this flag is 1; it is 0 if a supervisor-mode (CPL < 3) access did so. This bit describes the access causing the page-fault exception, not the access rights specified by paging.</p>

#### . . .

#### 4.8 ACCESSED AND DIRTY FLAGS

For any paging-structure entry that is used during linear-address translation, bit 5 is the **accessed** flag. For paging-structure entries that map a page (as opposed to referencing another paging structure), bit 6 is the **dirty** flag. These flags are provided for use by memory-management software to manage the transfer of pages and paging structures into and out of physical memory.

Whenever the processor uses a paging-structure entry as part of linear-address translation, it sets the accessed flag in that entry (if it is not already set).

Whenever there is a write to a linear address, the processor sets the dirty flag (if it is not already set) in the paging-structure entry that identifies the final physical address for the linear address (either a PTE or a paging-structure entry in which the PS flag is 1).

#### . . .

# 4.9.2 Paging and Memory Typing When the PAT is Supported (Pentium III and More Recent Processor Families)

If the PAT is supported, paging contributes to memory typing in conjunction with the PAT and the memory-type range registers (MTRRs) as specified in Table 11-7 in Section 11.5.2.2.



The PAT is a 64-bit MSR (IA32\_PAT; MSR index 277H) comprising eight (8) 8-bit entries (entry *i* comprises bits 8*i*+7:8*i* of the MSR).

For any access to a physical address, the table combines the memory type specified for that physical address by the MTRRs with a memory type selected from the PAT. Table 11-11 in Section 11.12.3 specifies how a memory type is selected from the PAT. Specifically, it comes from entry *i* of the PAT, where *i* is defined as follows:

- For an access to an entry in a paging structure whose address is in CR3 (e.g., the PML4 table with IA-32e paging), i = 2\*PCD+PWT, where the PCD and PWT values come from CR3.
- For an access to a PDE with PAE paging, i = 2\*PCD+PWT, where the PCD and PWT values come from the relevant PDPTE register.
- For an access to a paging-structure entry X whose address is in another pagingstructure entry Y, i = 2\*PCD+PWT, where the PCD and PWT values come from Y.
- For an access to the physical address that is the translation of a linear address, i = 4\*PAT+2\*PCD+PWT, where the PAT, PCD, and PWT values come from the relevant PTE (if the translation uses a 4-KByte page), the relevant PDE (if the translation uses a 2-MByte page or a 4-MByte page), or the relevant PDPTE (if the translation uses a 1-GByte page).

#### . . .

#### 4.10.1.1 Page Numbers, Page Frames, and Page Offsets

Section 4.3, Section 4.4.2, and Section 4.5 give details of how the different paging modes translate linear addresses to physical addresses. Specifically, the upper bits of a linear address (called the **page number**) determine the upper bits of the physical address (called the **page frame**); the lower bits of the linear address (called the **page offset**) determine the lower bits of the physical address. The boundary between the page number and the page offset is determined by the **page size**. Specifically:

- · 32-bit paging:
  - If the translation does not use a PTE (because CR4.PSE = 1 and the PS flag is 1 in the PDE used), the page size is 4 MBytes and the page number comprises bits 31:22 of the linear address.
  - If the translation does use a PTE, the page size is 4 KBytes and the page number comprises bits 31:12 of the linear address.
- PAE paging:
  - If the translation does not use a PTE (because the PS flag is 1 in the PDE used), the page size is 2 MBytes and the page number comprises bits 31:21 of the linear address.
  - If the translation does uses a PTE, the page size is 4 KBytes and the page number comprises bits 31:12 of the linear address.
- IA-32e paging:
  - If the translation does not use a PDE (because the PS flag is 1 in the PDPTE used), the page size is 1 GBytes and the page number comprises bits 47:30 of the linear address.
  - If the translation does use a PDE but does not uses a PTE (because the PS flag is 1 in the PDE used), the page size is 2 MBytes and the page number comprises bits 47:21 of the linear address.



 If the translation does use a PTE, the page size is 4 KBytes and the page number comprises bits 47:12 of the linear address.

..

#### 4.10.1.2 Caching Translations in TLBs

The processor may accelerate the paging process by caching individual translations in **translation lookaside buffers** (**TLBs**). Each entry in a TLB is an individual translation. Each translation is referenced by a page number. It contains the following information from the paging-structure entries used to translate linear addresses with the page number:

- The physical address corresponding to the page number (the page frame).
- The access rights from the paging-structure entries used to translate linear addresses with the page number (see Section 4.6):
  - The logical-AND of the R/W flags.
  - The logical-AND of the U/S flags.
  - The logical-OR of the XD flags (necessary only if IA32\_EFER.NXE = 1).
- Attributes from a paging-structure entry that identifies the final page frame for the page number (either a PTE or a paging-structure entry in which the PS flag is 1):
  - The dirty flag (see Section 4.8).
  - The memory type (see Section 4.9).

. . .

#### 4.10.1.3 Details of TLB Use

Because the TLBs cache only valid translations, there can be a TLB entry for a page number only if the P flag is 1 and the reserved bits are 0 in each of the paging-structure entries used to translate that page number. In addition, the processor does not cache a translation for a page number unless the accessed flag is 1 in each of the paging-structure entries used during translation; before caching a translation, the processor sets any of these accessed flags that is not already 1.

The processor may cache translations required for prefetches and for accesses that are a result of speculative execution that would never actually occur in the executed code path.

If the page number of a linear address corresponds to a TLB entry, the processor may use that TLB entry to determine the page frame, access rights, and other attributes for accesses to that linear address. In this case, the processor may not actually consult the paging structures in memory. The processor may retain a TLB entry unmodified even if software subsequently modifies the relevant paging-structure entries in memory. See Section 4.10.3.2 for how software can ensure that the processor uses the modified paging-structure entries.

If the paging structures specify a translation using a page larger than 4 KBytes, some processors may choose to cache multiple smaller-page TLB entries for that translation. Each such TLB entry would be associated with a page number corresponding to the smaller page size (e.g., bits 47:12 of a linear address with IA-32e paging), even though part of that page number (e.g., bits 20:12) are part of the offset with respect to the page specified by the paging structures. The upper bits of the physical address in such a TLB entry are derived from the physical address in the PDE used to create the translation,



while the lower bits come from the linear address of the access for which the translation is created. There is no way for software to be aware that multiple translations for smaller pages have been used for a large page.

If software modifies the paging structures so that the page size used for a 4-KByte range of linear addresses changes, the TLBs may subsequently contain multiple translations for the address range (one for each page size). A reference to a linear address in the address range may use any of these translations. Which translation is used may vary from one execution to another, and the choice may be implementation-specific.

#### 4.10.1.4 Global Pages

The Intel-64 and IA-32 architectures also allow for **global pages** when the PGE flag (bit 7) is 1 in CR4. If the G flag (bit 8) is 1 in a paging-structure entry that maps a page (either a PTE or a paging-structure entry in which the PS flag is 1), any TLB entry cached for a linear address using that paging-structure entry is considered to be **global**. Because the G flag is used only in paging-structure entries that map a page, and because information from such entries are not cached in the paging-structure caches, the global-page feature does not affect the behavior of the paging-structure caches.

. . .

#### 4.10.2.1 Caches for Paging Structures

A processor may support any or of all the following paging-structure caches:

- PML4 cache (IA-32e paging only). Each PML4-cache entry is referenced by a 9-bit value and is used for linear addresses for which bits 47:39 have that value. The entry contains information from the PML4E used to translate such linear addresses:
  - The physical address from the PML4E (the address of the page-directory-pointer table).
  - The value of the R/W flag of the PML4E.
  - The value of the U/S flag of the PML4E.
  - The value of the XD flag of the PML4E.
  - The values of the PCD and PWT flags of the PML4E.

The following items detail how a processor may use the PML4 cache:

- If the processor has a PML4-cache entry for a linear address, it may use that entry when translating the linear address (instead of the PML4E in memory).
- The processor does not create a PML4-cache entry unless the P flag is 1 and all reserved bits are 0 in the PML4E in memory.
- The processor does not create a PML4-cache entry unless the accessed flag is 1 in the PML4E in memory; before caching a translation, the processor sets the accessed flag if it is not already 1.
- The processor may create a PML4-cache entry even if there are no translations for any linear address that might use that entry (e.g., because the P flags are 0 in all entries in the referenced page-directory-pointer table).
- If the processor creates a PML4-cache entry, the processor may retain it unmodified even if software subsequently modifies the corresponding PML4E in memory.



- **PDPTE cache** (IA-32e paging only). Each PDPTE-cache entry is referenced by an 18-bit value and is used for linear addresses for which bits 47:30 have that value. The entry contains information from the PML4E and PDPTE used to translate such linear addresses:
  - The physical address from the PDPTE (the address of the page directory). (No PDPTE-cache entry is created for a PDPTE that maps a 1-GByte page.)
  - The logical-AND of the R/W flags in the PML4E and the PDPTE.
  - The logical-AND of the U/S flags in the PML4E and the PDPTE.
  - The logical-OR of the XD flags in the PML4E and the PDPTE.
  - The values of the PCD and PWT flags of the PDPTE.

The following items detail how a processor may use the PDPTE cache:

- If the processor has a PDPTE-cache entry for a linear address, it may use that entry when translating the linear address (instead of the PML4E and the PDPTE in memory).
- The processor does not create a PDPTE-cache entry unless the P flag is 1, the PS flag is 0, and the reserved bits are 0 in the PML4E and the PDPTE in memory.

#### . . .

#### 4.10.3.2 Recommended Invalidation

The following items provide some recommendations regarding when software should perform invalidations:

- If software modifies a paging-structure entry that identifies the final page frame for a page number (either a PTE or a paging-structure entry in which the PS flag is 1), it should execute INVLPG for any linear address with a page number whose translation uses that PTE.<sup>2</sup> (If the paging-structure entry may be used in the translation of different page numbers see Section 4.10.2.3 software should execute INVLPG for linear addresses with each of those page numbers; alternatively, it could use MOV to CR3 or MOV to CR4.)
- If software modifies a paging-structure entry that references another paging structure, it may use one of the following approaches depending upon the types and number of translations controlled by the modified entry:
  - Execute INVLPG for linear addresses with each of the page numbers with translations that would use the entry. However, if no page numbers that would use the entry have translations (e.g., because the P flags are 0 in all entries in the paging structure referenced by the modified entry), it remains necessary to execute INVLPG at least once.
  - Execute MOV to CR3 if the modified entry controls no global pages.
  - Execute MOV to CR4 to modify CR4.PGE.
- If software using PAE paging modifies a PDPTE, it should reload CR3 with the register's current value to ensure that the modified PDPTE is loaded into the corresponding PDPTE register (see Section 4.4.1).

<sup>1.</sup> With PAE paging, the PDPTEs are stored in internal, non-architectural registers. The operation of these registers is described in Section 4.4.1 and differs from that described here.

<sup>2.</sup> One execution of INVLPG is sufficient even for a page with size greater than 4 KBytes.



- If the nature of the paging structures is such that a single entry may be used for multiple purposes (see Section 4.10.2.3), software should perform invalidations for all of these purposes. For example, if a single entry might serve as both a PDE and PTE, it may be necessary to execute INVLPG with two (or more) linear addresses, one that uses the entry as a PDE and one that uses it as a PTE. (Alternatively, software could use MOV to CR3 or MOV to CR4.)
- As noted in Section 4.10.1, the TLBs may subsequently contain multiple translations for the address range if software modifies the paging structures so that the page size used for a 4-KByte range of linear addresses changes. A reference to a linear address in the address range may use any of these translations.

Software wishing to prevent this uncertainty should not write to a paging-structure entry in a way that would change, for any linear address, both the page size and either the page frame, access rights, or other attributes. It can instead use the following algorithm: first clear the P flag in the relevant paging-structure entry (e.g., PDE); then invalidate any translations for the affected linear addresses (see Section 4.10.3.2); and then modify the relevant paging-structure entry to set the P flag and establish modified translation(s) for the new page size.

#### . . .

#### 4.10.3.3 Optional Invalidation

The following items describe cases in which software may choose not to invalidate and the potential consequences of that choice:

- If a paging-structure entry is modified to change the P flag from 0 to 1, no invalidation is necessary. This is because no TLB entry or paging-structure cache entry is created with information from a paging-structure entry in which the P flag is 0.1
- If a paging-structure entry is modified to change the accessed flag from 0 to 1, no invalidation is necessary (assuming that an invalidation was performed the last time the accessed flag was changed from 1 to 0). This is because no TLB entry or paging-structure cache entry is created with information from a paging-structure entry in which the accessed flag is 0.
- If a paging-structure entry is modified to change the R/W flag from 0 to 1, failure to perform an invalidation may result in a "spurious" page-fault exception (e.g., in response to an attempted write access) but no other adverse behavior. Such an exception will occur at most once for each affected linear address (see Section 4.10.3.1).
- If a paging-structure entry is modified to change the U/S flag from 0 to 1, failure to perform an invalidation may result in a "spurious" page-fault exception (e.g., in response to an attempted user-mode access) but no other adverse behavior. Such an exception will occur at most once for each affected linear address (see Section 4.10.3.1).
- If a paging-structure entry is modified to change the XD flag from 1 to 0, failure to perform an invalidation may result in a "spurious" page-fault exception (e.g., in response to an attempted instruction fetch) but no other adverse behavior. Such an exception will occur at most once for each affected linear address (see Section 4.10.3.1).

<sup>1.</sup> If it is also the case that no invalidation was performed the last time the P flag was changed from 1 to 0, the processor may use a TLB entry or paging-structure cache entry that was created when the P flag had earlier been 1.



- If a paging-structure entry is modified to change the accessed flag from 1 to 0, failure to perform an invalidation may result in the processor not setting that bit in response to a subsequent access to a linear address whose translation uses the entry. Software cannot interpret the bit being clear as an indication that such an access has not occurred.
- If software modifies a paging-structure entry that identifies the final physical address for a linear address (either a PTE or a paging-structure entry in which the PS flag is 1) to change the dirty flag from 1 to 0, failure to perform an invalidation may result in the processor not setting that bit in response to a subsequent write to a linear address whose translation uses the entry. Software cannot interpret the bit being clear as an indication that such a write has not occurred.
- The read of a paging-structure entry in translating an address being used to fetch an
  instruction may appear to execute before an earlier write to that paging-structure
  entry if there is no serializing instruction between the write and the instruction fetch.
  Note that the invalidating instructions identified in Section 4.10.3.1 are all serializing
  instructions.
- Section 4.10.2.3 describes situations in which a single paging-structure entry may
  contain information cached in multiple entries in the paging-structure caches.
  Because all entries in these caches are invalidated by any execution of INVLPG, it is
  not necessary to follow the modification of such a paging-structure entry by
  executing INVLPG multiple times solely for the purpose of invalidating these multiple
  cached entries. (It may be necessary to do so to invalidate multiple TLB entries.)

### 4.10.3.4 Delayed Invalidation

Required invalidations may be delayed under some circumstances. Software developers should understand that, between the modification of a paging-structure entry and execution of the invalidation instruction recommended in Section 4.10.3.2, the processor may use translations based on either the old value or the new value of the paging-structure entry. The following items describe some of the potential consequences of delayed invalidation:

- If a paging-structure entry is modified to change from 1 to 0 the P flag from 1 to 0, an access to a linear address whose translation is controlled by this entry may or may not cause a page-fault exception.
- If a paging-structure entry is modified to change the R/W flag from 0 to 1, write
  accesses to linear addresses whose translation is controlled by this entry may or may
  not cause a page-fault exception.
- If a paging-structure entry is modified to change the U/S flag from 0 to 1, user-mode
  accesses to linear addresses whose translation is controlled by this entry may or may
  not cause a page-fault exception.
- If a paging-structure entry is modified to change the XD flag from 1 to 0, instruction fetches from linear addresses whose translation is controlled by this entry may or may not cause a page-fault exception.

As noted in Section 8.1.1, an x87 instruction or an SSE instruction that accesses data larger than a quadword may be implemented using multiple memory accesses. If such an instruction stores to memory and invalidation has been delayed, some of the accesses may complete (writing to memory) while another causes a page-fault exception. In this case, the effects of the completed accesses may be visible to software even though the overall instruction caused a fault.

<sup>1.</sup> If the accesses are to different pages, this may occur even if invalidation has not been delayed.



In some cases, the consequences of delayed invalidation may not affect software adversely. For example, when freeing a portion of the linear-address space (by marking paging-structure entries "not present"), invalidation using INVLPG may be delayed if software does not re-allocate that portion of the linear-address space or the memory that had been associated with it. However, because of speculative execution (or errant software), there may be accesses to the freed portion of the linear-address space before the invalidations occur. In this case, the following can happen:

- Reads can occur to the freed portion of the linear-address space. Therefore, invalidation should not be delayed for an address range that has read side effects.
- The processor may retain entries in the TLBs and paging-structure caches for an extended period of time. Software should not assume that the processor will not use entries associated with a linear address simply because time has passed.
- As noted in Section 4.10.2.1, the processor may create an entry in a pagingstructure cache even if there are no translations for any linear address that might use that entry. Thus, if software has marked "not present" all entries in page table, the processor may subsequently create a PDE-cache entry for the PDE that references that page table (assuming that the PDE itself is marked "present").
- If software attempts to write to the freed portion of the linear-address space, the processor might not generate a page fault. (Such an attempt would likely be the result of a software error.) For that reason, the page frames previously associated with the freed portion of the linear-address space should not be reallocated for another purpose until the appropriate invalidations have been performed.



#### 4. Updates to Chapter 5, Volume 3A

Change bars show changes to Chapter 5 of the  $Intel^{\$}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide, Part 1.

-----

...

#### 5.3 LIMIT CHECKING

The limit field of a segment descriptor prevents programs or procedures from addressing memory locations outside the segment. The effective value of the limit depends on the setting of the G (granularity) flag (see Figure 5-1). For data segments, the limit also depends on the E (expansion direction) flag and the B (default stack pointer size and/or upper bound) flag. The E flag is one of the bits in the type field when the segment descriptor is for a data-segment type.

When the G flag is clear (byte granularity), the effective limit is the value of the 20-bit limit field in the segment descriptor. Here, the limit ranges from 0 to FFFFFH (1 MByte). When the G flag is set (4-KByte page granularity), the processor scales the value in the limit field by a factor of  $2^{12}$  (4 KBytes). In this case, the effective limit ranges from FFFH (4 KBytes) to FFFFFFFH (4 GBytes). Note that when scaling is used (G flag is set), the lower 12 bits of a segment offset (address) are not checked against the limit; for example, note that if the segment limit is 0, offsets 0 through FFFH are still valid.

For all types of segments except expand-down data segments, the effective limit is the last address that is allowed to be accessed in the segment, which is one less than the size, in bytes, of the segment. The processor causes a general-protection exception (or, if the segment is SS, a stack-fault exception) any time an attempt is made to access the following addresses in a segment:

- · A byte at an offset greater than the effective limit
- A word at an offset greater than the (effective-limit 1)
- A doubleword at an offset greater than the (effective-limit 3)
- A quadword at an offset greater than the (effective-limit 7)
- A double quadword at an offset greater than the (effective limit 15)

When the effective limit is FFFFFFFH (4 GBytes), these accesses may or may not cause the indicated exceptions. Behavior is implementation-specific and may vary from one execution to another.

. . .

#### 5.8.8 Fast System Calls in 64-bit Mode

The SYSCALL and SYSRET instructions are designed for operating systems that use a flat memory model (segmentation is not used). The instructions, along with SYSENTER and SYSEXIT, are suited for IA-32e mode operation. SYSCALL and SYSRET, however, are not supported in compatibility mode. Use CPUID to check if SYSCALL and SYSRET are available (CPUID.80000001H.EDX[bit 11] = 1).

SYSCALL is intended for use by user code running at privilege level 3 to access operating system or executive procedures running at privilege level 0. SYSRET is intended for use



by privilege level 0 operating system or executive procedures for fast returns to privilege level 3 user code.

Stack pointers for SYSCALL/SYSRET are not specified through model specific registers. The clearing of bits in RFLAGS is programmable rather than fixed. SYSCALL/SYSRET save and restore the RFLAGS register.

For SYSCALL, the processor saves RFLAGS into R11 and the RIP of the next instruction into RCX; it then gets the privilege-level 0 target instruction and stack pointer from:

- Target code segment Reads a non-NULL selector from IA32\_STAR[47:32].
- Target instruction Reads a 64-bit canonical address from IA32\_LSTAR.
- Stack segment Computed by adding 8 to the value in IA32\_STAR[47:32].
- **System flags** The processor sets RFLAGS to the logical-AND of its current value with the complement of the value in the IA32\_FMASK MSR.

. . .



#### 5. Updates to Chapter 8, Volume 3A

Change bars show changes to Chapter 8 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide, Part 1.

#### 8.1 LOCKED ATOMIC OPERATIONS

The 32-bit IA-32 processors support locked atomic operations on locations in system memory. These operations are typically used to manage shared data structures (such as semaphores, segment descriptors, system segments, or page tables) in which two or more processors may try simultaneously to modify the same field or flag. The processor uses three interdependent mechanisms for carrying out locked atomic operations:

- · Guaranteed atomic operations
- Bus locking, using the LOCK# signal and the LOCK instruction prefix
- Cache coherency protocols that ensure that atomic operations can be carried out on cached data structures (cache lock); this mechanism is present in the Pentium 4, Intel Xeon, and P6 family processors

These mechanisms are interdependent in the following ways. Certain basic memory transactions (such as reading or writing a byte in system memory) are always guaranteed to be handled atomically. That is, once started, the processor guarantees that the operation will be completed before another processor or bus agent is allowed access to the memory location. The processor also supports bus locking for performing selected memory operations (such as a read-modify-write operation in a shared area of memory) that typically need to be handled atomically, but are not automatically handled this way. Because frequently used memory locations are often cached in a processor's L1 or L2 caches, atomic operations can often be carried out inside a processor's caches without asserting the bus lock. Here the processor's cache coherency protocols ensure that other processors that are caching the same memory locations are managed properly while atomic operations are performed on cached memory locations.

#### . . .

#### 8.1.1 Guaranteed Atomic Operations

The Intel486 processor (and newer processors since) guarantees that the following basic memory operations will always be carried out atomically:

- · Reading or writing a byte
- · Reading or writing a word aligned on a 16-bit boundary
- · Reading or writing a doubleword aligned on a 32-bit boundary

The Pentium processor (and newer processors since) guarantees that the following additional memory operations will always be carried out atomically:

- Reading or writing a quadword aligned on a 64-bit boundary
- 16-bit accesses to uncached memory locations that fit within a 32-bit data bus

The P6 family processors (and newer processors since) guarantee that the following additional memory operation will always be carried out atomically:



 Unaligned 16-, 32-, and 64-bit accesses to cached memory that fit within a cache line

Accesses to cacheable memory that are split across bus widths, cache lines, and page boundaries are not guaranteed to be atomic by the Intel Core 2 Duo, Intel Atom, Intel Core Duo, Pentium M, Pentium 4, Intel Xeon, P6 family, Pentium, and Intel486 processors. The Intel Core 2 Duo, Intel Atom, Intel Core Duo, Pentium M, Pentium 4, Intel Xeon, and P6 family processors provide bus control signals that permit external memory subsystems to make split accesses atomic; however, nonaligned data accesses will seriously impact the performance of the processor and should be avoided.

An x87 instruction or an SSE instructions that accesses data larger than a quadword may be implemented using multiple memory accesses. If such an instruction stores to memory, some of the accesses may complete (writing to memory) while another causes the operation to fault for architectural reasons (e.g. due an page-table entry that is marked "not present"). In this case, the effects of the completed accesses may be visible to software even though the overall instruction caused a fault. If TLB invalidation has been delayed (see Section 4.10.3.4), such page faults may occur even if all accesses are to the same page.

#### . . .

#### 8.1.2.1 Automatic Locking

The operations on which the processor automatically follows the LOCK semantics are as follows:

- · When executing an XCHG instruction that references memory.
- When setting the B (busy) flag of a TSS descriptor The processor tests and sets the busy flag in the type field of the TSS descriptor when switching to a task. To ensure that two processors do not switch to the same task simultaneously, the processor follows the LOCK semantics while testing and setting this flag.

#### . . .

#### 8.1.2.2 Software Controlled Bus Locking

To explicitly force the LOCK semantics, software can use the LOCK prefix with the following instructions when they are used to modify a memory location. An invalid-opcode exception (#UD) is generated when the LOCK prefix is used with any other instruction or when no write operation is made to memory (that is, when the destination operand is in a register).

- The bit test and modify instructions (BTS, BTR, and BTC).
- The exchange instructions (XADD, CMPXCHG, and CMPXCHG8B).
- The LOCK prefix is automatically assumed for XCHG instruction.
- The following single-operand arithmetic and logical instructions: INC, DEC, NOT, and NEG.
- The following two-operand arithmetic and logical instructions: ADD, ADC, SUB, SBB, AND, OR, and XOR.

A locked instruction is guaranteed to lock only the area of memory defined by the destination operand, but may be interpreted by the system as a lock for a larger memory area.



Software should access semaphores (shared memory used for signalling between multiple processors) using identical addresses and operand lengths. For example, if one processor accesses a semaphore using a word access, other processors should not access the semaphore using a byte access.

#### **NOTE**

Do not implement semaphores using the WC memory type. Do not perform non-temporal stores to a cache line containing a location used to implement a semaphore.

The integrity of a bus lock is not affected by the alignment of the memory field. The LOCK semantics are followed for as many bus cycles as necessary to update the entire operand. However, it is recommend that locked accesses be aligned on their natural boundaries for better system performance:

- Any boundary for an 8-bit access (locked or otherwise).
- 16-bit boundary for locked word accesses.
- 32-bit boundary for locked doubleword accesses.
- 64-bit boundary for locked quadword accesses.

Locked operations are atomic with respect to all other memory operations and all externally visible events. Only instruction fetch and page table accesses can pass locked instructions. Locked instructions can be used to synchronize data written by one processor and read by another processor.

For the P6 family processors, locked operations serialize all outstanding load and store operations (that is, wait for them to complete). This rule is also true for the Pentium 4 and Intel Xeon processors, with one exception. Load operations that reference weakly ordered memory types (such as the WC memory type) may not be serialized.

Locked instructions should not be used to ensure that data written can be fetched as instructions.

. . .

#### 8.1.3 Handling Self- and Cross-Modifying Code

The act of a processor writing data into a currently executing code segment with the intent of executing that data as code is called **self-modifying code**. IA-32 processors exhibit model-specific behavior when executing self-modified code, depending upon how far ahead of the current execution pointer the code has been modified.

As processor microarchitectures become more complex and start to speculatively execute code ahead of the retirement point (as in P6 and more recent processor families), the rules regarding which code should execute, pre- or post-modification, become blurred. To write self-modifying code and ensure that it is compliant with current and future versions of the IA-32 architectures, use one of the following coding options:

(\* OPTION 1 \*)

Store modified code (as data) into code segment; Jump to new code or an intermediate location;

Execute new code:

(\* OPTION 2 \*)

Store modified code (as data) into code segment:



Execute a serializing instruction; (\* For example, CPUID instruction \*) Execute new code;

The use of one of these options is not required for programs intended to run on the Pentium or Intel486 processors, but are recommended to ensure compatibility with the P6 and more recent processor families.

Self-modifying code will execute at a lower level of performance than non-self-modifying or normal code. The degree of the performance deterioration will depend upon the frequency of modification and specific characteristics of the code.

The act of one processor writing data into the currently executing code segment of a second processor with the intent of having the second processor execute that data as code is called **cross-modifying code**. As with self-modifying code, IA-32 processors exhibit model-specific behavior when executing cross-modifying code, depending upon how far ahead of the executing processors current execution pointer the code has been modified.

To write cross-modifying code and ensure that it is compliant with current and future versions of the IA-32 architecture, the following processor synchronization algorithm must be implemented:

```
(* Action of Modifying Processor *)

Memory_Flag ← 0; (* Set Memory_Flag to value other than 1 *)

Store modified code (as data) into code segment;

Memory_Flag ← 1;

(* Action of Executing Processor *)

WHILE (Memory_Flag ≠ 1)

Wait for code to update;

ELIHW;
```

Execute serializing instruction; (\* For example, CPUID instruction \*) Begin executing modified code;

(The use of this option is not required for programs intended to run on the Intel486 processor, but is recommended to ensure compatibility with the Pentium 4, Intel Xeon, P6 family, and Pentium processors.)

Like self-modifying code, cross-modifying code will execute at a lower level of performance than non-cross-modifying (normal) code, depending upon the frequency of modification and specific characteristics of the code.

The restrictions on self-modifying code and cross-modifying code also apply to the Intel 64 architecture.

### 8.1.4 Effects of a LOCK Operation on Internal Processor Caches

For the Intel486 and Pentium processors, the LOCK# signal is always asserted on the bus during a LOCK operation, even if the area of memory being locked is cached in the processor.

For the P6 and more recent processor families, if the area of memory being locked during a LOCK operation is cached in the processor that is performing the LOCK operation as write-back memory and is completely contained in a cache line, the processor may not assert the LOCK# signal on the bus. Instead, it will modify the memory location internally and allow it's cache coherency mechanism to ensure that the operation is carried out atomically. This operation is called "cache locking." The cache coherency mechanism



automatically prevents two or more processors that have cached the same area of memory from simultaneously modifying data in that area.

. . .

# 8.2.1 Memory Ordering in the Intel<sup>®</sup> Pentium<sup>®</sup> and Intel486<sup>™</sup> Processors

The Pentium and Intel486 processors follow the processor-ordered memory model; however, they operate as strongly-ordered processors under most circumstances. Reads and writes always appear in programmed order at the system bus—except for the following situation where processor ordering is exhibited. Read misses are permitted to go ahead of buffered writes on the system bus when all the buffered writes are cache hits and, therefore, are not directed to the same address being accessed by the read miss.

In the case of I/O operations, both reads and writes always appear in programmed order.

Software intended to operate correctly in processor-ordered processors (such as the Pentium 4, Intel Xeon, and P6 family processors) should not depend on the relatively strong ordering of the Pentium or Intel486 processors. Instead, it should ensure that accesses to shared variables that are intended to control concurrent execution among processors are explicitly required to obey program ordering through the use of appropriate locking or serializing operations (see Section 8.2.5, "Strengthening or Weakening the Memory-Ordering Model").

# 8.2.2 Memory Ordering in P6 and More Recent Processor Families

The Intel Core 2 Duo, Intel Atom, Intel Core Duo, Pentium 4, and P6 family processors also use a processor-ordered memory-ordering model that can be further defined as "write ordered with store-buffer forwarding." This model can be characterized as follows.

In a single-processor system for memory regions defined as write-back cacheable, the memory-ordering model respects the following principles (**Note** the memory-ordering principles for single-processor and multiple-processor systems are written from the perspective of software executing on the processor, where the term "processor" refers to a logical processor. For example, a physical processor supporting multiple cores and/or HyperThreading Technology is treated as a multi-processor systems.):

- · Reads are not reordered with other reads.
- · Writes are not reordered with older reads.
- Writes to memory are not reordered with other writes, with the following exceptions:
  - writes executed with the CLFLUSH instruction;
  - streaming stores (writes) executed with the non-temporal move instructions (MOVNTI, MOVNTQ, MOVNTDQ, MOVNTPS, and MOVNTPD); and
  - string operations (see Section 8.2.4.1).
- Reads may be reordered with older writes to different locations but not with older writes to the same location.
- Reads or writes cannot be reordered with I/O instructions, locked instructions, or serializing instructions.
- Reads cannot pass earlier LFENCE and MFENCE instructions.
- Writes cannot pass earlier LFENCE, SFENCE, and MFENCE instructions.



- LFENCE instructions cannot pass earlier reads.
- SFENCE instructions cannot pass earlier writes.
- MFENCE instructions cannot pass earlier reads or writes.

. . .

# 8.2.4.2 Examples Illustrating Memory-Ordering Principles for String Operations

The following examples uses the same notation and convention as described in Section 8.2.3.1.

In Example 8-11, processor 0 does one round of (128 iterations) doubleword string store operation via rep: stosd, writing the value 1 (value in EAX) into a block of 512 bytes from location  $\_x$  (kept in ES: EDI) in ascending order. Since each operation stores a doubleword (4 bytes), the operation is repeated 128 times (value in ECX). The block of memory initially contained 0. Processor 1 is reading two memory locations that are part of the memory block being updated by processor 0, i.e, reading locations in the range  $\_x$  to  $(\_x+511)$ .

Example 8-11 Stores Within a String Operation May be Reordered

| Processor 0                                                           | Processor 1   |  |  |  |
|-----------------------------------------------------------------------|---------------|--|--|--|
| rep:stosd [ _x]                                                       | mov r1, [ _z] |  |  |  |
|                                                                       | mov r2, [ _y] |  |  |  |
| Initially on processor 0: EAX == 1, ECX==128, ES:EDI ==_x             |               |  |  |  |
| Initially $[\_x]$ to $511[\_x] == 0$ , $\_x <= \_y < \_z < \_x + 512$ |               |  |  |  |
| r1 == 1 and r2 == 0 is allowed                                        |               |  |  |  |

It is possible for processor 1 to perceive that the repeated string stores in processor 0 are happening out of order. Assume that fast string operations are enabled on processor 0.

. . .

# 8.2.5 Strengthening or Weakening the Memory-Ordering Model

The Intel 64 and IA-32 architectures provide several mechanisms for strengthening or weakening the memory-ordering model to handle special programming situations. These mechanisms include:

- The I/O instructions, locking instructions, the LOCK prefix, and serializing instructions force stronger ordering on the processor.
- The SFENCE instruction (introduced to the IA-32 architecture in the Pentium III
  processor) and the LFENCE and MFENCE instructions (introduced in the Pentium 4
  processor) provide memory-ordering and serialization capabilities for specific types
  of memory operations.
- The memory type range registers (MTRRs) can be used to strengthen or weaken memory ordering for specific area of physical memory (see Section 11.11, "Memory Type Range Registers (MTRRs)"). MTRRs are available only in the Pentium 4, Intel Xeon, and P6 family processors.



• The page attribute table (PAT) can be used to strengthen memory ordering for a specific page or group of pages (see Section 11.12, "Page Attribute Table (PAT)"). The PAT is available only in the Pentium 4, Intel Xeon, and Pentium III processors.

These mechanisms can be used as follows:

Memory mapped devices and other I/O devices on the bus are often sensitive to the order of writes to their I/O buffers. I/O instructions can be used to (the IN and OUT instructions) impose strong write ordering on such accesses as follows. Prior to executing an I/O instruction, the processor waits for all previous instructions in the program to complete and for all buffered writes to drain to memory. Only instruction fetch and page tables walks can pass I/O instructions. Execution of subsequent instructions do not begin until the processor determines that the I/O instruction has been completed.

Synchronization mechanisms in multiple-processor systems may depend upon a strong memory-ordering model. Here, a program can use a locking instruction such as the XCHG instruction or the LOCK prefix to ensure that a read-modify-write operation on memory is carried out atomically. Locking operations typically operate like I/O operations in that they wait for all previous instructions to complete and for all buffered writes to drain to memory (see Section 8.1.2, "Bus Locking").

Program synchronization can also be carried out with serializing instructions (see Section 8.3). These instructions are typically used at critical procedure or task boundaries to force completion of all previous instructions before a jump to a new section of code or a context switch occurs. Like the I/O and locking instructions, the processor waits until all previous instructions have been completed and all buffered writes have been drained to memory before executing the serializing instruction.

The SFENCE, LFENCE, and MFENCE instructions provide a performance-efficient way of ensuring load and store memory ordering between routines that produce weakly-ordered results and routines that consume that data. The functions of these instructions are as follows:

- **SFENCE** Serializes all store (write) operations that occurred prior to the SFENCE instruction in the program instruction stream, but does not affect load operations.
- LFENCE Serializes all load (read) operations that occurred prior to the LFENCE instruction in the program instruction stream, but does not affect store operations.<sup>1</sup>
- MFENCE Serializes all store and load operations that occurred prior to the MFENCE instruction in the program instruction stream.

Note that the SFENCE, LFENCE, and MFENCE instructions provide a more efficient method of controlling memory ordering than the CPUID instruction.

The MTRRs were introduced in the P6 family processors to define the cache characteristics for specified areas of physical memory. The following are two examples of how memory types set up with MTRRs can be used strengthen or weaken memory ordering for the Pentium 4, Intel Xeon, and P6 family processors:

- The strong uncached (UC) memory type forces a strong-ordering model on memory accesses. Here, all reads and writes to the UC memory region appear on the bus and out-of-order or speculative accesses are not performed. This memory type can be
- Specifically, LFENCE does not execute until all prior instructions have completed locally, and no later instruction begins execution until LFENCE completes. As a result, an instruction that loads from memory and that precedes an LFENCE receives data from memory prior to completion of the LFENCE. An LFENCE that follows an instruction that stores to memory might complete before the data being stored have become globally visible. Instructions following an LFENCE may be fetched from memory before the LFENCE, but they will not execute until the LFENCE completes.



- applied to an address range dedicated to memory mapped I/O devices to force strong memory ordering.
- For areas of memory where weak ordering is acceptable, the write back (WB) memory type can be chosen. Here, reads can be performed speculatively and writes can be buffered and combined. For this type of memory, cache locking is performed on atomic (locked) operations that do not split across cache lines, which helps to reduce the performance penalty associated with the use of the typical synchronization instructions, such as XCHG, that lock the bus during the entire read-modify-write operation. With the WB memory type, the XCHG instruction locks the cache instead of the bus if the memory access is contained within a cache line.

The PAT was introduced in the Pentium III processor to enhance the caching characteristics that can be assigned to pages or groups of pages. The PAT mechanism typically used to strengthen caching characteristics at the page level with respect to the caching characteristics established by the MTRRs. Table 11-7 shows the interaction of the PAT with the MTRRs.

Intel recommends that software written to run on Intel Core 2 Duo, Intel Atom, Intel Core Duo, Pentium 4, Intel Xeon, and P6 family processors assume the processor-ordering model or a weaker memory-ordering model. The Intel Core 2 Duo, Intel Atom, Intel Core Duo, Pentium 4, Intel Xeon, and P6 family processors do not implement a strong memory-ordering model, except when using the UC memory type. Despite the fact that Pentium 4, Intel Xeon, and P6 family processors support processor ordering, Intel does not guarantee that future processors will support this model. To make software portable to future processors, it is recommended that operating systems provide critical region and resource control constructs and API's (application program interfaces) based on I/O, locking, and/or serializing instructions be used to synchronize access to shared areas of memory in multiple-processor systems. Also, software should not depend on processor ordering in situations where the system hardware does not support this memory-ordering model.

#### 8.3 SERIALIZING INSTRUCTIONS

The Intel 64 and IA-32 architectures define several **serializing instructions**. These instructions force the processor to complete all modifications to flags, registers, and memory by previous instructions and to drain all buffered writes to memory before the next instruction is fetched and executed. For example, when a MOV to control register instruction is used to load a new value into control register CRO to enable protected mode, the processor must perform a serializing operation before it enters protected mode. This serializing operation ensures that all operations that were started while the processor was in real-address mode are completed before the switch to protected mode is made.

The concept of serializing instructions was introduced into the IA-32 architecture with the Pentium processor to support parallel instruction execution. Serializing instructions have no meaning for the Intel486 and earlier processors that do not implement parallel instruction execution.

It is important to note that executing of serializing instructions on P6 and more recent processor families constrain speculative execution because the results of speculatively executed instructions are discarded. The following instructions are serializing instructions:



- Privileged serializing instructions INVD, INVEPT, INVLPG, INVVPID, LGDT, LIDT, LLDT, LTR, MOV (to control register, with the exception of MOV CR8<sup>1</sup>), MOV (to debug register), WBINVD, and WRMSR.
- Non-privileged serializing instructions CPUID, IRET, and RSM.

When the processor serializes instruction execution, it ensures that all pending memory transactions are completed (including writes stored in its store buffer) before it executes the next \_instruction. Nothing can pass a serializing instruction and a serializing instruction cannot pass any other instruction (read, write, instruction fetch, or I/O). For example, CPUID can be executed at any privilege level to serialize instruction execution with no effect on program flow, except that the EAX, EBX, ECX, and EDX registers are modified.

The following instructions are memory-ordering instructions, not serializing instructions. These drain the data memory subsystem. They do not serialize the instruction execution stream:  $^2$ 

. . .

#### 8.4.4.1 Typical BSP Initialization Sequence

After the BSP and APs have been selected (by means of a hardware protocol, see Section 8.4.3, "MP Initialization Protocol Algorithm for Intel Xeon Processors"), the BSP begins executing BIOS boot-strap code (POST) at the normal IA-32 architecture starting address (FFFF FFFOH). The boot-strap code typically performs the following operations:

- 1. Initializes memory.
- 2. Loads the microcode update into the processor.
- 3. Initializes the MTRRs.
- 4. Enables the caches.
- 5. Executes the CPUID instruction with a value of 0H in the EAX register, then reads the EBX, ECX, and EDX registers to determine if the BSP is "GenuineIntel."
- Executes the CPUID instruction with a value of 1H in the EAX register, then saves the values in the EAX, ECX, and EDX registers in a system configuration space in RAM for use later.
- 7. Loads start-up code for the AP to execute into a 4-KByte page in the lower 1 MByte of memory.
- 8. Switches to protected mode and ensures that the APIC address space is mapped to the strong uncacheable (UC) memory type.

. . .

#### 8.4.4.2 Typical AP Initialization Sequence

When an AP receives the SIPI, it begins executing BIOS AP initialization code at the vector encoded in the SIPI. The AP initialization code typically performs the following operations:

- 1. MOV CR8 is not defined architecturally as a serializing instruction.
- LFENCE does provide some guarantees on instruction ordering. It does not execute until all prior instructions have completed locally, and no later instruction begins execution until LFENCE completes.



- 1. Waits on the BIOS initialization Lock Semaphore. When control of the semaphore is attained, initialization continues.
- 2. Loads the microcode update into the processor.
- 3. Initializes the MTRRs (using the same mapping that was used for the BSP).
- 4. Enables the cache.
- 5. Executes the CPUID instruction with a value of 0H in the EAX register, then reads the EBX, ECX, and EDX registers to determine if the AP is "GenuineIntel."
- Executes the CPUID instruction with a value of 1H in the EAX register, then saves the values in the EAX, ECX, and EDX registers in a system configuration space in RAM for use later.
- 7. Switches to protected mode and ensures that the APIC address space is mapped to the strong uncacheable (UC) memory type.

. . .

#### 8.7.11 MICROCODE UPDATE Resources

In an Intel processor supporting Intel Hyper-Threading Technology, the microcode update facilities are shared between the logical processors; either logical processor can initiate an update. Each logical processor has its own BIOS signature MSR (IA32\_BIOS\_SIGN\_ID at MSR address 8BH). When a logical processor performs an update for the physical processor, the IA32\_BIOS\_SIGN\_ID MSRs for resident logical processors are updated with identical information. If logical processors initiate an update simultaneously, the processor core provides the necessary synchronization needed to ensure that only one update is performed at a time.

Operating system microcode update drivers that adhere to Intel's guidelines do not need to be modified to run on processors supporting Intel Hyper-Threading Technology.

. . .



#### 6. Updates to Chapter 10, Volume 3A

Change bars show changes to Chapter 10 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide, Part 1.

------

...

# 10.3 THE INTEL® 82489DX EXTERNAL APIC, THE APIC, THE XAPIC, AND THE X2APIC

The local APIC in the P6 family and Pentium processors is an architectural subset of the Intel $^{\circledR}$  82489DX external APIC. See Section 19.27.1, "Software Visible Differences Between the Local APIC and the 82489DX."

The APIC architecture used in the Pentium 4 and Intel Xeon processors (called the xAPIC architecture) is an extension of the APIC architecture found in the P6 family processors. The primary difference between the APIC and xAPIC architectures is that with the xAPIC architecture, the local APICs and the I/O APIC communicate through the system bus. With the APIC architecture, they communication through the APIC bus (see Section 10.2, "System Bus Vs. APIC Bus"). Also, some APIC architectural features have been extended and/or modified in the xAPIC architecture. These extensions and modifications are described in Section 10.4 through Section 10.10.

The x2APIC architecture is an extension of the xAPIC architecture, primarily to increase processor addressability. The x2APIC architecture provides backward compatibility to the xAPIC architecture and forward extendability for future Intel platform innovations. These extensions and modifications are supported by a new mode of execution (x2APIC mode) are detailed in Section 10.12.

. .

#### 10.4.1 The Local APIC Block Diagram

Figure 10-4 gives a functional block diagram for the local APIC. Software interacts with the local APIC by reading and writing its registers. APIC registers are memory-mapped to a 4-KByte region of the processor's physical address space with an initial starting address of FEE00000H. For correct APIC operation, this address space must be mapped to an area of memory that has been designated as strong uncacheable (UC). See Section 11.3, "Methods of Caching Available."

In MP system configurations, the APIC registers for Intel 64 or IA-32 processors on the system bus are initially mapped to the same 4-KByte region of the physical address space. Software has the option of changing initial mapping to a different 4-KByte region for all the local APICs or of mapping the APIC registers for each local APIC to its own 4-KByte region. Section 10.4.5, "Relocating the Local APIC Registers," describes how to relocate the base address for APIC registers.

On processors supporting x2APIC architecture (indicated by CPUID.01H: ECX[21] = 1), the local APIC supports operation in the xAPIC mode (as described in Section 10.4. Additionally, software can enable the local APIC to operate in x2APIC mode for extended processor addressability (see Section 10.12).

. . .



### **NOTE**

In processors based on Intel Microarchitecture (Nehalem) the Local APIC ID Register is no longer Read/Write; it is Read Only.

Table 10-1 Local APIC Register Address Map

| Address    | Register Name                                    |                                       |
|------------|--------------------------------------------------|---------------------------------------|
| FEE0 0000H | Reserved                                         |                                       |
| FEE0 0010H | Reserved                                         |                                       |
| FEE0 0020H | Local APIC ID Register                           | Read/Write.                           |
| FEE0 0030H | Local APIC Version Register                      | Read Only.                            |
| FEE0 0040H | Reserved                                         |                                       |
| FEE0 0050H | Reserved                                         |                                       |
| FEE0 0060H | Reserved                                         |                                       |
| FEE0 0070H | Reserved                                         |                                       |
| FEE0 0080H | Task Priority Register (TPR)                     | Read/Write.                           |
| FEE0 0090H | Arbitration Priority Register <sup>1</sup> (APR) | Read Only.                            |
| FEEO OOAOH | Processor Priority Register (PPR)                | Read Only.                            |
| FEEO OOBOH | EOI Register                                     | Write Only.                           |
| FEEO OOCOH | Remote Read Register <sup>1</sup> (RRD)          | Read Only                             |
| FEEO OODOH | Logical Destination Register                     | Read/Write.                           |
| FEEO OOEOH | Destination Format Register                      | Read/Write (see<br>Section 10.6.2.2). |
| FEEO OOFOH | Spurious Interrupt Vector Register               | Read/Write (see<br>Section 10.9.      |
| FEE0 0100H | In-Service Register (ISR); bits 31:0             | Read Only.                            |
| FEE0 0110H | In-Service Register (ISR); bits 63:32            | Read Only.                            |
| FEE0 0120H | In-Service Register (ISR); bits 95:64            | Read Only.                            |
| FEE0 0130H | In-Service Register (ISR); bits 127:96           | Read Only.                            |
| FEE0 0140H | In-Service Register (ISR); bits 159:128          | Read Only.                            |
| FEE0 0150H | In-Service Register (ISR); bits 191:160          | Read Only.                            |
| FEE0 0160H | In-Service Register (ISR); bits 223:192          | Read Only.                            |
| FEE0 0170H | In-Service Register (ISR); bits 255:224          | Read Only.                            |
| FEE0 0180H | Trigger Mode Register (TMR); bits 31:0           | Read Only.                            |
| FEE0 0190H | Trigger Mode Register (TMR); bits 63:32          | Read Only.                            |
| FEEO 01A0H | Trigger Mode Register (TMR); bits 95:64          | Read Only.                            |
| FEEO 01B0H | Trigger Mode Register (TMR); bits 127:96         | Read Only.                            |
| FEEO 01COH | Trigger Mode Register (TMR); bits 159:128        | Read Only.                            |
| FEEO 01D0H | Trigger Mode Register (TMR); bits 191:160        | Read Only.                            |
| FEEO 01EOH | Trigger Mode Register (TMR); bits 223:192        | Read Only.                            |



Table 10-1 Local APIC Register Address Map (Continued)

| Address                          | Register Name                                                | Software<br>Read/Write |
|----------------------------------|--------------------------------------------------------------|------------------------|
| FEE0 01F0H                       | Trigger Mode Register (TMR); bits 255:224                    | Read Only.             |
| FEE0 0200H                       | Interrupt Request Register (IRR); bits 31:0                  | Read Only.             |
| FEE0 0210H                       | Interrupt Request Register (IRR); bits 63:32                 | Read Only.             |
| FEE0 0220H                       | Interrupt Request Register (IRR); bits 95:64                 | Read Only.             |
| FEE0 0230H                       | Interrupt Request Register (IRR); bits 127:96                | Read Only.             |
| FEE0 0240H                       | Interrupt Request Register (IRR); bits 159:128               | Read Only.             |
| FEE0 0250H                       | Interrupt Request Register (IRR); bits 191:160               | Read Only.             |
| FEE0 0260H                       | Interrupt Request Register (IRR); bits 223:192               | Read Only.             |
| FEE0 0270H                       | Interrupt Request Register (IRR); bits 255:224               | Read Only.             |
| FEE0 0280H                       | Error Status Register                                        | Read Only.             |
| FEEO 0290H through<br>FEEO 02E0H | Reserved                                                     |                        |
| FEE0 02F0H                       | LVT CMCI Registers                                           | Read/Write.            |
| FEE0 0300H                       | Interrupt Command Register (ICR); bits 0-31                  | Read/Write.            |
| FEE0 0310H                       | Interrupt Command Register (ICR); bits 32-63                 | Read/Write.            |
| FEE0 0320H                       | LVT Timer Register                                           | Read/Write.            |
| FEE0 0330H                       | LVT Thermal Sensor Register <sup>2</sup>                     | Read/Write.            |
| FEE0 0340H                       | LVT Performance Monitoring Counters<br>Register <sup>3</sup> | Read/Write.            |
| FEE0 0350H                       | LVT LINTO Register                                           | Read/Write.            |
| FEE0 0360H                       | LVT LINT1 Register                                           | Read/Write.            |
| FEE0 0370H                       | LVT Error Register                                           | Read/Write.            |
| FEE0 0380H                       | EEO 0380H Initial Count Register (for Timer)                 |                        |
| FEE0 0390H                       | Current Count Register (for Timer)                           | Read Only.             |
| FEEO 03A0H through<br>FEEO 03D0H | Reserved                                                     |                        |
| FEE0 03E0H                       | Divide Configuration Register (for Timer)                    | Read/Write.            |
| FEE0 03F0H                       | Reserved                                                     |                        |

#### NOTES:

- 1. Not supported in the Pentium 4 and Intel Xeon processors. The Illegal Register Access bit (7) of the ESR will not be set when writing to these registers.
- 2. Introduced in the Pentium 4 and Intel Xeon processors. This APIC register and its associated function are implementation dependent and may not be present in future IA-32 or Intel 64 processors.
- 3. Introduced in the Pentium Pro processor. This APIC register and its associated function are implementation dependent and may not be present in future IA-32 or Intel 64 processors.

. .



#### Suppress EOI-broadcasts

Indicates whether software can inhibit the broadcast of EOI message by setting bit 12 of the Spurious Interrupt Vector Register; see Section 10.8.5 and Section 10.9.



Figure 10-7. Local APIC Version Register

. . .

#### 10.5.1 Local Vector Table

The local vector table (LVT) allows software to specify the manner in which the local interrupts are delivered to the processor core. It consists of the following 32-bit APIC registers (see Figure 10-8), one for each local interrupt:

- LVT Timer Register (FEE0 0320H) Specifies interrupt delivery when the APIC timer signals an interrupt (see Section 10.5.4, "APIC Timer").
- LVT Thermal Monitor Register (FEE0 0330H) Specifies interrupt delivery when the thermal sensor generates an interrupt (see Section 14.5.2, "Thermal Monitor"). This LVT entry is implementation specific, not architectural. If implemented, it will always be at base address FEE0 0330H.
- LVT Performance Counter Register (FEEO 0340H) Specifies interrupt delivery when a performance counter generates an interrupt on overflow (see Section 30.8.5.8, "Generating an Interrupt on Overflow"). This LVT entry is implementation specific, not architectural. If implemented, it is not guaranteed to be at base address FEEO 0340H.
- LVT LINTO Register (FEE0 0350H) Specifies interrupt delivery when an interrupt is signaled at the LINTO pin.
- LVT LINT1 Register (FEE0 0360H) Specifies interrupt delivery when an interrupt is signaled at the LINT1 pin.
- LVT Error Register (FEE0 0370H) Specifies interrupt delivery when the APIC detects an internal error (see Section 10.5.3, "Error Handling").
- CMCI LVT Register (FEEO 02F0H) Specifies interrupt delivery when an overflow
  condition of corrected machine check error count reaching a threshold value
  occurred in a machine check bank supporting CMCI (see Section 15.5.1, "CMCI Local
  APIC Interface").

The LVT performance counter register and its associated interrupt were introduced in the P6 processors and are also present in the Pentium 4 and Intel Xeon processors. The LVT



thermal monitor register and its associated interrupt were introduced in the Pentium 4 and Intel Xeon processors.

As shown in Figure 10-8, some of these fields and flags are not available (and reserved) for some entries.



Figure 10-8 Local Vector Table (LVT)

. . .

# 10.5.3 Error Handling

The local APIC provides an error status register (ESR) that it uses to record errors that it detects when handling interrupts (see Figure 10-9). An APIC error interrupt is generated



when the local APIC sets one of the error bits in the ESR. The LVT error register allows selection of the interrupt vector to be delivered to the processor core when APIC error is detected. The LVT error register also provides a means of masking an APIC error interrupt.

The ESR is a write/read register. A write (of any value) to the ESR must be done to update the register before attempting to read it. This write clears any previously logged errors and updates the ESR with any errors detected since the last write to the ESR. Errors are collected regardless of LVT Error mask bit, but the APIC will only issue an interrupt due to the error if the LVT Error mask bit is cleared.

The functions of the ESR are listed in Table 10-2.

Error handling in x2APIC mode is discussed in Section 10.12.8.



Figure 10-9 Error Status Register (ESR)

Table 10-2. ESR Flags

| FLAG                   | Function                                                                                                                                                             |  |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Send Checksum Error    | (P6 family and Pentium processors only) Set when the local APIC detects a checksum error for a message that it sent on the APIC bus                                  |  |
| Receive Checksum Error | (P6 family and Pentium processors only) Set when the local APIC detects a checksum error for a message that it received on the APIC bus.                             |  |
| Send Accept Error      | (P6 family and Pentium processors only) Set when the local APIC detects that a message it sent was not accepted by any APIC on the APIC bus.                         |  |
| Receive Accept Error   | (P6 family and Pentium processors only) Set when the local APIC detects that the message it received was not accepted by any APIC on the APIC bus, including itself. |  |



Table 10-2. ESR Flags

| FLAG                   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Send Checksum Error    | (P6 family and Pentium processors only) Set when the local APIC detects a checksum error for a message that it sent on the APIC bus.                                                                                                                                                                                                                                                                                                                            |  |
| Receive Checksum Error | (P6 family and Pentium processors only) Set when the local APIC detects a checksum error for a message that it received on the APIC bus.                                                                                                                                                                                                                                                                                                                        |  |
| Send Illegal Vector    | Set when the local APIC detects an illegal vector in the message that it is sending.                                                                                                                                                                                                                                                                                                                                                                            |  |
| Receive Illegal Vector | Set when the local APIC detects an illegal vector in the message it received, including an illegal vector code in the local vector table interrupts or in a self-interrupt.                                                                                                                                                                                                                                                                                     |  |
| Illegal Reg. Address   | (Intel Core, Intel Atom, Pentium 4, Intel Xeon, and P6 family processors only) Set when the processor is trying to access a register in the processor's local APIC register address space that is reserved (see Table 10-1). Addresses in one of the 0x10 byte regions marked reserved are illegal register addresses.  The Local APIC Register Map is the address range of the APIC register base address (specified in the IA32_APIC_BASE MSR) plus 4 KBytes. |  |

. . .

#### 10.5.4 APIC Timer

The local APIC unit contains a 32-bit programmable timer that is available to software to time events or operations. This timer is set up by programming four registers: the divide configuration register (see Figure 10-10), the initial-count and current-count registers (see Figure 10-11), and the LVT timer register (see Figure 10-8).

If CPUID.06H: EAX.ARAT[bit 2] = 1, the processor's APIC timer runs at a constant rate regardless of P-state transitions and it continues to run at the same rate in deep C-states.

If CPUID.06H: EAX.ARAT[bit 2] = 0 or if CPUID 06H is not supported, the APIC timer may temporarily stop while the processor is in deep C-states or during transitions caused by Enhanced Intel SpeedStep® Technology.



Figure 10-10 Divide Configuration Register



• • •

10.6.1 Interrupt Command Register (ICR)

The interrupt command register (ICR) is a 64-bit local APIC register (see Figure 10-12) that allows software running on the processor to specify and send interprocessor interrupts (IPIs) to other processors in the system.

To send an IPI, software must set up the ICR to indicate the type of IPI message to be sent and the destination processor or processors. (All fields of the ICR are read-write by software with the exception of the delivery status field, which is read-only.) The act of writing to the low doubleword of the ICR causes the IPI to be sent.

. . .

#### **Delivery Status (Read Only)**

Indicates the IPI delivery status, as follows:

**O (Idle)** Indicates that this local APIC has completed

sending any previous IPIs.

#### 1 (Send Pending)

Indicates that this local APIC has not completed sending the last IPI.

. . .

#### Destination

Specifies the target processor or processors. This field is only used when the destination shorthand field is set to 00B. If the destination mode is set to physical, then bits 56 through 59 contain the APIC ID of the target processor for Pentium and P6 family processors and bits 56 through 63 contain the APIC ID of the target processor the for Pentium 4 and Intel Xeon processors. If the destination mode is set to logical, the interpretation of the 8-bit destination field depends on the settings of the DFR and LDR registers of the local APICs in all the processors in the system (see Section 10.6.2, "Determining IPI Destination").

Not all combinations of options for the ICR are valid. Table 10-3 shows the valid combinations for the fields in the ICR for the Pentium 4 and Intel Xeon processors; Table 10-4 shows the valid combinations for the fields in the ICR for the P6 family processors. Also note that the lower half of the ICR may not be preserved over transitions to the deepest C-States.

ICR operation in x2APIC mode is discussed in Section 10.12.9.

. . .

# 10.6.2 Determining IPI Destination

The destination of an IPI can be one, all, or a subset (group) of the processors on the system bus. The sender of the IPI specifies the destination of an IPI with the following APIC registers and fields within the registers:

• ICR Register — The following fields in the ICR register are used to specify the destination of an IPI:



- Destination Mode Selects one of two destination modes (physical or logical).
- Destination Field In physical destination mode, used to specify the APIC ID
  of the destination processor; in logical destination mode, used to specify a
  message destination address (MDA) that can be used to select specific
  processors in clusters.
- Destination Shorthand A quick method of specifying all processors, all
  excluding self, or self as the destination.
- Delivery mode, Lowest Priority Architecturally specifies that a lowest-priority arbitration mechanism be used to select a destination processor from a specified group of processors. The ability of a processor to send a lowest priority IPI is model specific and should be avoided by BIOS and operating system software.
- Local destination register (LDR) Used in conjunction with the logical destination mode and MDAs to select the destination processors.
- Destination format register (DFR) Used in conjunction with the logical destination mode and MDAs to select the destination processors.

How the ICR, LDR, and DFR are used to select an IPI destination depends on the destination mode used: physical, logical, broadcast/self, or lowest-priority delivery mode. These destination modes are described in the following sections.

Determination of IPI destinations in x2APIC mode is discussed in Section 10.12.10.

. . .

#### **NOTES**

All processors that have their APIC software enabled (using the spurious vector enable/disable bit) must have their DFRs (Destination Format Registers) programmed identically.

The default mode for DFR is flat mode. If you are using cluster mode, DFRs must be programmed before the APIC is software enabled. Since some chipsets do not accurately track a system view of the logical mode, program DFRs as soon as possible after starting the processor.

#### 10.6.2.3 Broadcast/Self Delivery Mode

The destination shorthand field of the ICR allows the delivery mode to be by-passed in favor of broadcasting the IPI to all the processors on the system bus and/or back to itself (see Section 10.6.1, "Interrupt Command Register (ICR)"). Three destination shorthands are supported: self, all excluding self, and all including self. The destination mode is ignored when a destination shorthand is used.

. . .

#### 10.8.5 Signaling Interrupt Servicing Completion

For all interrupts except those delivered with the NMI, SMI, INIT, ExtINT, the start-up, or INIT-Deassert delivery mode, the interrupt handler must include a write to the end-of-interrupt (EOI) register (see Figure 10-21). This write must occur at the end of the handler routine, sometime before the IRET instruction. This action indicates that the servicing of the current interrupt is complete and the local APIC can issue the next interrupt from the ISR.





Figure 10-21 EOI Register

Upon receiving and EOI, the APIC clears the highest priority bit in the ISR and dispatches the next highest priority interrupt to the processor. If the terminated interrupt was a level-triggered interrupt, the local APIC also sends an end-of-interrupt message to all I/O APICs.

System software may prefer to direct EOIs to specific I/O APICs rather than having the local APIC send end-of-interrupt messages to all I/O APICs.

Software can inhibit the broadcast of EOI message by setting bit 12 of the Spurious Interrupt Vector Register (see Section 10.9). If this bit is set, a broadcast EOI is not generated on an EOI cycle even if the associated TMR bit indicates that the current interrupt was level-triggered. The default value for the bit is 0, indicating that EOI broadcasts are performed.

Bit 12 of the Spurious Interrupt Vector Register is reserved to 0 if the processor does not support suppression of EOI broadcasts. Support for EOI-broadcast suppression is reported in bit 24 in the Local APIC Version Register (see Section 10.4.8); the feature is supported if that bit is set to 1. When supported, the feature is available in both xAPIC mode and x2APIC mode.

System software desiring to perform directed EOIs for level-triggered interrupts should set bit 12 of the Spurious Interrupt Vector Register and follow each the EOI to the local xAPIC for a level triggered interrupt with a directed EOI to the I/O APIC generating the interrupt (this is done by writing to the I/O APIC's EOI register). System software performing directed EOIs must retain a mapping associating level-triggered interrupts with the I/O APICs in the system.

#### . . .

#### 10.8.6 Task Priority in IA-32e Mode

In IA-32e mode, operating systems can manage the 16 priority classes of external interrupts (see Section 10.8.3, "Interrupt, Task, and Processor Priority") explicitly using the task priority register (TPR). Operating systems can use the TPR to temporarily block specific (low-priority) interrupts from interrupting a high-priority task. This is done by loading TPR with a value corresponding to the highest-priority interrupt that is to be blocked. For example:

- Loading the TPR with a value of 8 (01000B) blocks all interrupts with a priority of 8 or less while allowing all interrupts with a priority of nine or more to be recognized.
- Loading the TPR with zero enables all external interrupts.
- Loading the TPR with OF (01111B) disables all external interrupts.

The TPR (shown in Figure 10-18) is cleared to 0 on reset. In 64-bit mode, software can read and write the TPR using an alternate interface, MOV CR8 instruction. The new



priority level is established when the MOV CR8 instruction completes execution. Software does not need to force serialization after loading the TPR using MOV CR8.

Use of the MOV CRn instruction requires a privilege level of 0. Programs running at privilege level greater than 0 cannot read or write the TPR. An attempt to do so causes a general-protection exception. The TPR is abstracted from the interrupt controller (IC), which prioritizes and manages external interrupt delivery to the processor. The IC can be an external device, such as an APIC or 8259. Typically, the IC provides a priority mechanism similar or identical to the TPR. The IC, however, is considered implementation-dependent with the under-lying priority mechanisms subject to change. CR8, by contrast, is part of the Intel 64 architecture. Software can depend on this definition remaining unchanged.

Figure 10-22 shows the layout of CR8; only the low four bits are used. The remaining 60 bits are reserved and must be written with zeros. Failure to do this causes a general-protection exception.

. . .

#### 10.9 SPURIOUS INTERRUPT

A special situation may occur when a processor raises its task priority to be greater than or equal to the level of the interrupt for which the processor INTR signal is currently being asserted. If at the time the INTA cycle is issued, the interrupt that was to be dispensed has become masked (programmed by software), the local APIC will deliver a spurious-interrupt vector. Dispensing the spurious-interrupt vector does not affect the ISR, so the handler for this vector should return without an EOI.

The vector number for the spurious-interrupt vector is specified in the spurious-interrupt vector register (see Figure 10-23). The functions of the fields in this register are as follows:

#### **Spurious Vector**

Determines the vector number to be delivered to the processor when the local APIC generates a spurious vector.

(Pentium 4 and Intel Xeon processors.) Bits 0 through 7 of the this field are programmable by software.

(P6 family and Pentium processors). Bits 4 through 7 of the this field are programmable by software, and bits 0 through 3 are hardwired to logical ones. Software writes to bits 0 through 3 have no effect.

#### APIC Software Enable/Disable

Allows software to temporarily enable (1) or disable (0) the local APIC (see Section 10.4.3, "Enabling or Disabling the Local APIC").

#### **Focus Processor Checking**

Determines if focus processor checking is enabled (0) or disabled (1) when using the lowest-priority delivery mode. In Pentium 4 and Intel Xeon processors, this bit is reserved and should be cleared to 0.

#### **Suppress EOI Broadcasts**

Determines whether an EOI for a level-triggered interrupt causes EOI messages to be broadcast to the I/O APICs (0) or not (1). See Section 10.8.5. The default value for this bit is 0, indicating that EOI broadcasts are performed. This bit is reserved to 0 if the processor does not support EOI-broadcast suppression.



NOTE

Do not program an LVT or IOAPIC RTE with a spurious vector even if you set the mask bit. A spurious vector ISR does not do an EOI. If for some reason an interrupt is generated by an LVT or RTE entry, the bit in the inservice register will be left set for the spurious vector. This will mask all interrupts at the same or lower priority



Figure 10-23 Spurious-Interrupt Vector Register (SVR)

. . .

# 10.12 EXTENDED XAPIC (X2APIC)

The x2APIC architecture extends the xAPIC architecture (described in Section 9.4) in a backward compatible manner and provides forward extendability for future Intel platform innovations. Specifically, the x2APIC architecture does the following:

- Retains all key elements of compatibility to the xAPIC architecture:
  - delivery modes,
  - interrupt and processor priorities,
  - interrupt sources,
  - interrupt destination types;
- Provides extensions to scale processor addressability for both the logical and physical destination modes;
- Adds new features to enhance performance of interrupt delivery;
- Reduces complexity of logical destination mode interrupt delivery on link based platform architectures.



 Uses MSR programming interface to access APIC registers in x2APIC mode instead of memory-mapped interfaces. Memory-mapped interface is supported when operating in xAPIC mode.

## 10.12.1 Detecting and Enabling x2APIC Mode

Processor support for x2APIC mode can be detected by executing CPUID with EAX=1 and then checking ECX, bit 21 ECX. If CPUID. (EAX=1): ECX.21 is set, the processor supports the x2APIC capability and can be placed into the x2APIC mode.

System software can place the local APIC in the x2APIC mode by setting the x2APIC mode enable bit (bit 10) in the IA32\_APIC\_BASE MSR at MSR address 01BH. The layout for the IA32\_APIC\_BASE MSR is shown in Figure 10-26.

Table 10-5, "x2APIC operating mode configurations" describe the possible combinations of the enable bit (EN - bit 11) and the extended mode bit (EXTD - bit 10) in the IA32\_APIC\_BASE MSR.



Figure 10-26 IA32\_APIC\_BASE MSR Supporting x2APIC

| xAPIC global enable<br>(IA32_APIC_BASE[11]) | x2APIC enable<br>(IA32_APIC_BASE[10]) | Description                          |
|---------------------------------------------|---------------------------------------|--------------------------------------|
| 0                                           | 0                                     | local APIC is disabled               |
| 0                                           | 1                                     | Invalid                              |
| 1                                           | 0                                     | local APIC is enabled in xAPIC mode  |
| 1                                           | 1                                     | local APIC is enabled in x2APIC mode |

Table 10-5 x2APIC Operating Mode Configurations

Once the local APIC has been switched to x2APIC mode (EN = 1, EXTD = 1), switching back to xAPIC mode would require system software to disable the local APIC unit. Specifically, attempting to write a value to the IA32\_APIC\_BASE MSR that has (EN= 1, EXTD = 0) when the local APIC is enabled and in x2APIC mode causes a general-protection exception. Once bit 10 in IA32\_APIC\_BASE MSR is set, the only way to leave x2APIC mode using IA32\_APIC\_BASE would require a WRMSR to set both bit 11 and bit 10 to zero. Section 10.12.5, "x2APIC State Transitions" provides a detailed state diagram for the state transitions allowed for the local APIC.

. . .

The MSR address range 800H through BFFH is architecturally reserved and dedicated for accessing APIC registers in x2APIC mode. Table 10-6 lists the APIC registers that are available in x2APIC mode. When appropriate, the table also gives the offset at which



each register is available on the page referenced by IA32\_APIC\_BASE[35:12] in xAPIC mode.

There is a one-to-one mapping between the x2APIC MSRs and the legacy xAPIC register offsets with the following exceptions:

- The Destination Format Register (DFR): The DFR, supported at offset 0E0H in x2APIC mode, is not supported in x2APIC mode. There is no MSR with address 80EH.
- The Interrupt Command Register (ICR): The two 32-bit registers in xAPIC mode (at offsets 300H and 310H) are merged into a single 64-bit MSR in x2APIC mode (with MSR address 830H). There is no MSR with address 831H.
- The SELF IPI register. This register is available only in x2APIC mode at address 83FH. In xAPIC mode, there is no register defined at offset 3F0H.

Addresses in the range 800H–BFFH that are not listed in Table 10-6 (including 80EH and 831H) are reserved. Executions of RDMSR and WRMSR that attempt to access such addresses cause general-protection exceptions.

The MSR address space is compressed to allow for future growth. Every 32 bit register on a 128-bit boundary in the legacy MMIO space is mapped to a single MSR in the local x2APIC MSR address space. The upper 32-bits of all x2APIC MSRs (except for the ICR) are reserved.

Table 10-6 Local APIC Register Address Map Supported by x2APIC

| MSR Address<br>(x2APIC mode) | MMIO Offset<br>(xAPIC mode) | Register Name                               | MSR R/W<br>Semantics        | Comments                                         |
|------------------------------|-----------------------------|---------------------------------------------|-----------------------------|--------------------------------------------------|
| 802H                         | 020H                        | Local APIC ID register                      | Read-only <sup>1</sup>      | See Section 10.12.5.1 for initial values.        |
| 803H                         | 030H                        | Local APIC Version register                 | Read-only                   | Same version used in xAPIC mode and x2APIC mode. |
| 808H                         | 080H                        | Task Priority Register (TPR)                | Read/write                  | Bits 31:8 are reserved. <sup>2</sup>             |
| 80AH                         | ОАОН                        | Processor Priority<br>Register (PPR)        | Read-only                   |                                                  |
| 80BH                         | ОВОН                        | EOI register                                | Write-<br>only <sup>3</sup> | WRMSR of a non-zero value causes #GP(0).         |
| 80DH                         | ODOH                        | Logical Destination<br>Register (LDR)       | Read-only                   | Read/write in xAPIC mode.                        |
| 80FH                         | ОГОН                        | Spurious Interrupt<br>Vector Register (SVR) | Read/write                  | See Section 10.9 for reserved bits.              |
| 810H                         | 100H                        | In-Service Register<br>(ISR); bits 31:0     | Read-only                   |                                                  |
| 811H                         | 110H                        | ISR bits 63:32                              | Read-only                   |                                                  |
| 812H                         | 120H                        | ISR bits 95:64                              | Read-only                   |                                                  |
| 813H                         | 130H                        | ISR bits 127:96                             | Read-only                   |                                                  |
| 814H                         | 140H                        | ISR bits 159:128                            | Read-only                   |                                                  |



| MSR Address<br>(x2APIC mode) | MMIO Offset<br>(xAPIC mode) | Register Name                                     | MSR R/W<br>Semantics | Comments                                                                         |
|------------------------------|-----------------------------|---------------------------------------------------|----------------------|----------------------------------------------------------------------------------|
| 815H                         | 150H                        | ISR bits 191:160                                  | Read-only            |                                                                                  |
| 816H                         | 160H                        | ISR bits 223:192                                  | Read-only            |                                                                                  |
| 817H                         | 170H                        | ISR bits 255:224                                  | Read-only            |                                                                                  |
| 818H                         | 180H                        | Trigger Mode Register (TMR); bits 31:0            | Read-only            |                                                                                  |
| 819H                         | 190H                        | TMR bits 63:32                                    | Read-only            |                                                                                  |
| 81AH                         | 1A0H                        | TMR bits 95:64                                    | Read-only            |                                                                                  |
| 81BH                         | 1B0H                        | TMR bits 127:96                                   | Read-only            |                                                                                  |
| 81CH                         | 1C0H                        | TMR bits 159:128                                  | Read-only            |                                                                                  |
| 81DH                         | 1D0H                        | TMR bits 191:160                                  | Read-only            |                                                                                  |
| 81EH                         | 1E0H                        | TMR bits 223:192                                  | Read-only            |                                                                                  |
| 81FH                         | 1F0H                        | TMR bits 255:224                                  | Read-only            |                                                                                  |
| 820H                         | 200H                        | Interrupt Request<br>Register (IRR); bits<br>31:0 | Read-only            |                                                                                  |
| 821H                         | 210H                        | IRR bits 63:32                                    | Read-only            |                                                                                  |
| 822H                         | 220H                        | IRR bits 95:64                                    | Read-only            |                                                                                  |
| 823H                         | 230H                        | IRR bits 127:96                                   | Read-only            |                                                                                  |
| 824H                         | 240H                        | IRR bits 159:128                                  | Read-only            |                                                                                  |
| 825H                         | 250H                        | IRR bits 191:160                                  | Read-only            |                                                                                  |
| 826H                         | 260H                        | IRR bits 223:192                                  | Read-only            |                                                                                  |
| 827H                         | 270H                        | IRR bits 255:224                                  | Read-only            |                                                                                  |
| 828H                         | 280H                        | Error Status Register<br>(ESR)                    | Read/write           | WRMSR of a non-zero value causes #GP(0). See Section 10.5.3 and Section 10.12.8. |
| 82FH                         | 2F0H                        | LVT CMCI register                                 | Read/write           | See Figure 15-10 for reserved bits.                                              |
| 830H <sup>4</sup>            | 300H and<br>310H            | Interrupt Command<br>Register (ICR)               | Read/write           | See Figure 10-29 for reserved bits                                               |
| 832H                         | 320H                        | LVT Timer register                                | Read/write           | See Figure 10-8 for reserved bits.                                               |
| 833H                         | 330H                        | LVT Thermal Sensor register                       | Read/write           | See Figure 10-8 for reserved bits.                                               |
| 834H                         | 340H                        | LVT Performance<br>Monitoring register            | Read/write           | See Figure 10-8 for reserved bits.                                               |
| 835H                         | 350H                        | LVT LINTO register                                | Read/write           | See Figure 10-8 for reserved bits.                                               |
| 836H                         | 360H                        | LVT LINT1 register                                | Read/write           | See Figure 10-8 for reserved bits.                                               |



| MSR Address<br>(x2APIC mode) | MMIO Offset<br>(xAPIC mode) | Register Name                                        | MSR R/W<br>Semantics | Comments                            |
|------------------------------|-----------------------------|------------------------------------------------------|----------------------|-------------------------------------|
| 837H                         | 370H                        | LVT Error register                                   | Read/write           | See Figure 10-8 for reserved bits.  |
| 838H                         | 380H                        | Initial Count register (for Timer)                   | Read/write           |                                     |
| 839H                         | 390H                        | Current Count register (for Timer)                   | Read-only            |                                     |
| 83EH                         | 3E0H                        | Divide Configuration<br>Register (DCR; for<br>Timer) | Read/write           | See Figure 10-10 for reserved bits. |
| 83FH                         | Not available               | SELF IPI <sup>5</sup>                                | Write-only           | Available only in x2APIC mode.      |

#### NOTES:

- 1. WRMSR causes #GP(0) for read-only registers.
- 2. WRMSR causes #GP(0) for attempts to set a reserved bit to 1 in a read/write register (including bits 63:32 of each register).
- 3. RDMSR causes #GP(0) for write-only registers.
- 4. MSR 831H is reserved; read/write operations cause general-protection exceptions. The contents of the APIC register at MMIO offset 310H are accessible in x2APIC mode through the MSR at address 830H.
- 5. SELF IPI register is supported only in x2APIC mode.

#### 10.12.1.3 Reserved Bit Checking

Section 10.12.1.2 and Table 10-6 specifies the reserved bit definitions for the APIC registers in x2APIC mode. Non-zero writes (by WRMSR instruction) to reserved bits to these registers will raise a general protection fault exception while reads return zeros (RsvdZ semantics).

In x2APIC mode, the local APIC ID register is increased to 32 bits wide. This enables  $2^{32}$ –1 processors to be addressable in physical destination mode. This 32-bit value is referred to as "x2APIC ID". A processor implementation may choose to support less than 32 bits in its hardware. System software should be agnostic to the actual number of bits that are implemented. All non-implemented bits will return zeros on reads by software.

The APIC ID value of FFFF\_FFFFH and the highest value corresponding to the implemented bit-width of the local APIC ID register in the system are reserved and cannot be assigned to any logical processor.

In x2APIC mode, the local APIC ID register is a read-only register to system software and will be initialized by hardware. It is accessed via the RDMSR instruction reading the MSR at address 0802H.

Each logical processor in the system (including clusters with a communication fabric) must be configured with an unique x2APIC ID to avoid collisions of x2APIC IDs. On DP and high-end MP processors targeted to specific market segments and depending on the system configuration, it is possible that logical processors in different and "unconnected" clusters power up initialized with overlapping x2APIC IDs. In these configurations, a model-specific means may be provided in those product segments to enable BIOS and/or platform firmware to re-configure the x2APIC IDs in some clusters to provide for unique and non-overlapping system wide IDs before configuring the disconnected components into a single system.



#### 10.12.2 x2APIC Register Availability

The local APIC registers can be accessed via the MSR interface only when the local APIC has been switched to the x2APIC mode as described in Section 10.12.1. Accessing any APIC register in the MSR address range 0800H through 0BFFH via RDMSR or WRMSR when the local APIC is not in x2APIC mode causes a general-protection exception. In x2APIC mode, the memory mapped interface is not available and any access to the MMIO interface will behave similar to that of a legacy xAPIC in globally disabled state. Table 10-7 provides the interactions between the legacy & extended modes and the legacy and register interfaces.

Table 10-7 MSR/MMIO Interface of a Local x2APIC in Different Modes of Operation

|             | MMIO Interface                                         | MSR Interface                |
|-------------|--------------------------------------------------------|------------------------------|
| xAPIC mode  | Available                                              | General-protection exception |
| x2APIC mode | Behavior identical to xAPIC in globally disabled state | Available                    |

#### 10.12.3 MSR Access in x2APIC Mode

To allow for efficient access to the APIC registers in x2APIC mode, the serializing semantics of WRMSR are relaxed when writing to the APIC registers. Thus, system software should not use "WRMSR to APIC registers in x2APIC mode" as a serializing instruction. Read and write accesses to the APIC registers will occur in program order. A WRMSR to an APIC register may complete before all preceding stores are globally visible; software can prevent this by inserting a serializing instruction, an SFENCE, or an MFENCE before the WRMSR.

The RDMSR instruction is not serializing and this behavior is unchanged when reading APIC registers in x2APIC mode. System software accessing the APIC registers using the RDMSR instruction should not expect a serializing behavior. (Note: The MMIO-based xAPIC interface is mapped by system software as an un-cached region. Consequently, read/writes to the xAPIC-MMIO interface have serializing semantics in the xAPIC mode.)

#### 10.12.4 VM-Exit Controls for MSRs and x2APIC Registers

The VMX architecture allows a VMM to specify lists of MSRs to be loaded or stored on VMX transitions using the VMX-transition MSR areas (see VM-exit MSR-store address field, VM-exit MSR-load address filed, and VM-entry MSR-load address field in *Intel® 64* and *IA-32 Architectures Software Developer's Manual, Volume 3B*).

The X2APIC MSRs cannot to be loaded and stored on VMX transitions. A VMX transition fails if the VMM has specified that the transition should access any MSRs in the address range from 0000\_0800H to 0000\_08FFH (the range used for accessing the X2APIC registers). Specifically, processing of an 128-bit entry in any of the VMX-transition MSR areas fails if bits 31:0 of that entry (represented as ENTRY\_LOW\_DW) satisfies the expression: "ENTRY\_LOW\_DW & FFFFF800H = 00000800H". Such a failure causes an associated VM entry to fail (by reloading host state) and causes an associated VM exit to lead to VMX abort.



#### 10.12.5 x2APIC State Transitions

This section provides a detailed description of the x2APIC states of a local x2APIC unit, transitions between these states as well as interactions of these states with INIT and RESET.

#### 10.12.5.1 x2APIC States

The valid states for a local x2APIC unit is listed in Table 10-5:

- APIC disabled: IA32 APIC BASE[EN]=0 and IA32 APIC BASE[EXTD]=0
- xAPIC mode: IA32\_APIC\_BASE[EN]=1 and IA32\_APIC\_BASE[EXTD]=0
- x2APIC mode: IA32\_APIC\_BASE[EN]=1 and IA32\_APIC\_BASE[EXTD]=1
- Invalid: IA32\_APIC\_BASE[EN] = 0 and IA32\_APIC\_BASE[EXTD] = 1

The state corresponding to EXTD=1 and EN=0 is not valid and it is not possible to get into this state. An execution of WRMSR to the IA32\_APIC\_BASE\_MSR that attempts a transition from a valid state to this invalid state causes a general-protection exception. Figure 10-27 shows the comprehensive state transition diagram for a local x2APIC unit.

. . .

#### x2APIC Transitions From x2APIC Mode

From the x2APIC mode, the only valid x2APIC transition using IA32\_APIC\_BASE is to the state where the x2APIC is disabled by setting EN to 0 and EXTD to 0. The x2APIC ID (32 bits) and the legacy local xAPIC ID (8 bits) are preserved across this transition. A transition from the x2APIC mode to xAPIC mode is not valid, and the corresponding WRMSR to the IA32\_APIC\_BASE MSR causes a general-protection exception.

A RESET in this state places the x2APIC in xAPIC mode. All APIC registers (including the local APIC ID register) are initialized as described in Section 10.12.5.1.

An INIT in this state keeps the x2APIC in the x2APIC mode. The state of the local APIC ID register is preserved (all 32 bits). However, all the other APIC registers are initialized as a result of the INIT transition.

. . .

#### 10.12.7 CPUID Extensions And Topology Enumeration

For Intel 64 and IA-32 processors that support x2APIC, a value of 1 reported by CPUID.01H: ECX[21] indicates that the processor supports x2APIC and the extended topology enumeration leaf (CPUID.0BH).

The extended topology enumeration leaf can be accessed by executing CPUID with EAX = 0BH. Processors that do not support x2APIC may support CPUID leaf 0BH. Software can detect the availability of the extended topology enumeration leaf (0BH) by performing two steps:

- Check maximum input value for basic CPUID information by executing CPUID with EAX= 0. If CPUID.0H: EAX is greater than or equal or 11 (0BH), then proceed to next step
- Check CPUID.EAX=0BH, ECX=0H:EBX is non-zero.

If both of the above conditions are true, extended topology enumeration leaf is available. If available, the extended topology enumeration leaf is the preferred mechanism for



enumerating topology. The presence of CPUID leaf 0BH in a processor does not guarantee support for x2APIC. If CPUID.EAX=0BH, ECX=0H: EBX returns zero and maximum input value for basic CPUID information is greater than 0BH, then CPUID.0BH leaf is not supported on that processor.

The extended topology enumeration leaf is intended to assist software with enumerating processor topology on systems that requires 32-bit x2APIC IDs to address individual logical processors. Details of CPUID leaf 0BH can be found in the reference pages of CPUID in Chapter 3 of Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 2A.

Processor topology enumeration algorithm for processors supporting the extended topology enumeration leaf of CPUID and processors that do not support CPUID leaf OBH are treated in Section 8.9.4, "Algorithm for Three-Level Mappings of APIC\_ID".

. . .

#### 10.12.8 Error Handling in x2APIC Mode

RDMSR and WRMSR operations to reserved addresses in x2APIC mode cause general-protection exceptions, as do reserved-bit violations (see Section 10.12.1.3). Beyond illegal register access and reserved bit violations, other APIC errors are logged in Error Status Register. Writes of a non-zero value to the Error Status Register in x2APIC mode cause general-protection exceptions. Figure 10-28 illustrates the Error Status Register in x2APIC mode.

Write to the ICR (in xAPIC and x2APIC modes) or to SELF IPI register (x2APIC mode only) with an illegal vector (vector  $\leq$  0FH) will set the "Send Illegal Vector" bit.

On receiving an IPI with an illegal vector (vector ≤ 0FH), the "Receive Illegal Vector" bit will be set. On receiving an interrupt with illegal vector in the range 0H – 0FH, the interrupt will not be delivered to the processor nor will an IRR bit be set in that range. Only the ESR "Receive Illegal Vector" bit will be set.

If the ICR is programmed with lowest priority delivery mode then the "Re-directible IPI" bit will be set in x2APIC modes (same as legacy xAPIC behavior) and the interrupt will not be processed.

Write to the ICR with both lowest priority delivery mode and illegal vector, will set the "re-directible IPI" error bit. The interrupt will not be processed and hence the "Send Illegal Vector" error bit will not be set.



Figure 10-28 Error Status Register (ESR) in x2APIC Mode



#### 10.12.9 ICR Operation in x2APIC Mode

In x2APIC mode, the layout of the Interrupt Command Register is shown in Figure 10-12. The lower 32 bits of ICR in x2APIC mode is identical to the lower half of the ICR in xAPIC mode, except the Delivery Status bit is removed since it is not needed in x2APIC mode. The destination ID field is expanded to 32 bits in x2APIC mode.



Figure 10-29. Interrupt Command Register (ICR) in x2APIC Mode

To send an IPI using the ICR, software must set up the ICR to indicate the type of IPI message to be sent and the destination processor or processors. Self IPIs can also be sent using the SELF IPI register (see Section 10.12.11).

A single MSR write to the Interrupt Command Register is required for dispatching an interrupt in x2APIC mode. With the removal of the Delivery Status bit, system software no longer has a reason to read the ICR. It remains readable only to aid in debugging; however, software should not assume the value returned by reading the ICR is the last written value

A destination ID value of FFFF\_FFFFH is used for broadcast of interrupts in both logical destination and physical destination modes.



#### 10.12.10 Determining IPI Destination in x2APIC Mode

#### 10.12.10.1 Logical Destination Mode in x2APIC Mode

In x2APIC mode, the Logical Destination Register (LDR) is increased to 32 bits wide. It is a read-only register to system software. This 32-bit value is referred to as "logical x2APIC ID". System software accesses this register via the RDMSR instruction reading the MSR at address 80DH. Figure 10-30 provides the layout of the Logical Destination Register in x2APIC mode.



Figure 10-30 Logical Destination Register in x2APIC Mode

In the xAPIC mode, the Destination Format Register (DFR) through MMIO interface determines the choice of a flat logical mode or a clustered logical mode. Flat logical mode is not supported in the x2APIC mode. Hence the Destination Format Register (DFR) is eliminated in x2APIC mode.

The 32-bit logical x2APIC ID field of LDR is partitioned into two sub-fields:

- Cluster ID (LDR[31:16]): is the address of the destination cluster
- Logical ID (LDR[15:0]): defines a logical ID of the individual local x2APIC within the cluster specified by LDR[31:16].

This layout enables  $2^16-1$  clusters each with up to 16 unique logical IDs - effectively providing an addressability of ( $(2^20)$  - 16) processors in logical destination mode.

It is likely that processor implementations may choose to support less than 16 bits of the cluster ID or less than 16-bits of the Logical ID in the Logical Destination Register. However system software should be agnostic to the number of bits implemented in the cluster ID and logical ID sub-fields. The x2APIC hardware initialization will ensure that the appropriately initialized logical x2APIC IDs are available to system software and reads of non-implemented bits return zero. This is a read-only register that software must read to determine the logical x2APIC ID of the processor. Specifically, software can apply a 16-bit mask to the lowest 16 bits of the logical x2APIC ID to identify the logical address of a processor within a cluster without needing to know the number of implemented bits in cluster ID and Logical ID sub-fields. Similarly, software can create a message destination address for cluster model, by bit-Oring the Logical X2APIC ID (31:0) of processors that have matching Cluster ID(31:16).

To enable cluster ID assignment in a fashion that matches the system topology characteristics and to enable efficient routing of logical mode lowest priority device interrupts in link based platform interconnects, the LDR are initialized by hardware based on the value of x2APIC ID upon x2APIC state transitions. Details of this initialization are provided in Section 10.12.10.2.



#### 10.12.10.2 Deriving Logical x2APIC ID from the Local x2APIC ID

In x2APIC mode, the 32-bit logical x2APIC ID, which can be read from LDR, is derived from the 32-bit local x2APIC ID. Specifically, the 16-bit logical ID sub-field is derived by shifting 1 by the lowest 4 bits of the x2APIC ID, i.e. Logical ID =  $1 \times x2APIC$  ID[3:0]. The remaining bits of the x2APIC ID then form the cluster ID portion of the logical x2APIC ID:

Logical x2APIC ID =  $[(x2APIC ID[19:4] \times 16) | (1 \times x2APIC ID[3:0])]$ 

The use of the lowest 4 bits in the x2APIC ID implies that at least 16 APIC IDs are reserved for logical processors within a socket in multi-socket configurations. If more than 16 APIC IDS are reserved for logical processors in a socket/package then multiple cluster IDs can exist within the package.

The LDR initialization occurs whenever the x2APIC mode is enabled (see Section 10.12.5).

#### 10.12.11 SELF IPI Register

SELF IPIs are used extensively by some system software. The x2APIC architecture introduces a new register interface. This new register is dedicated to the purpose of sending self-IPIs with the intent of enabling a highly optimized path for sending self-IPIs.

Figure 10-31 provides the layout of the SELF IPI register. System software only specifies the vector associated with the interrupt to be sent. The semantics of sending a self-IPI via the SELF IPI register are identical to sending a self targeted edge triggered fixed interrupt with the specified vector. Specifically the semantics are identical to the following settings for an inter-processor interrupt sent via the ICR - Destination Shorthand (ICR[19:18] = 01 (Self)), Trigger Mode (ICR[15] = 0 (Edge)), Delivery Mode (ICR[10:8] = 000 (Fixed)), Vector (ICR[7:0] = Vector).



Figure 10-31 SELF IPI register

The SELF IPI register is a write-only register. A RDMSR instruction with address of the SELF IPI register causes a general-protection exception.

The handling and prioritization of a self-IPI sent via the SELF IPI register is architecturally identical to that for an IPI sent via the ICR from a legacy xAPIC unit. Specifically the state of the interrupt would be tracked via the Interrupt Request Register (IRR) and In Service Register (ISR) and Trigger Mode Register (TMR) as if it were received from the system bus. Also sending the IPI via the Self Interrupt Register ensures that interrupt is delivered to the processor core. Specifically completion of the WRMSR instruction to the SELF IPI register implies that the interrupt has been logged into the IRR. As expected for edge triggered interrupts, depending on the processor priority and readiness to accept interrupts, it is possible that interrupts sent via the SELF IPI register or via the ICR with identical vectors can be combined.



#### 7. Updates to Chapter 15, Volume 3A

Change bars show changes to Chapter 15 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A: System Programming Guide, Part 1.

. . .

Table 15-7 lists overwrite rules for uncorrected errors, corrected errors, and uncorrected recoverable errors.

Table 15-7 Overwrite Rules for UC, CE, and UCR Errors

| First Event | Second Event | UC | PCC | S                    | AR                   | MCA Bank | Reset System |
|-------------|--------------|----|-----|----------------------|----------------------|----------|--------------|
| CE          | UCR          | 1  | 0   | 0 if UCNA,<br>else 1 | 1 if SRAR,<br>else 0 | second   | yes, if AR=1 |
| UCR         | CE           | 1  | 0   | O if UCNA,<br>else 1 | 1 if SRAR,<br>else 0 | first    | yes, if AR=1 |
| UCNA        | UCNA         | 1  | 0   | 0                    | 0                    | first    | no           |
| UCNA        | SRAO         | 1  | 0   | 1                    | 0                    | first    | no           |
| UCNA        | SRAR         | 1  | 0   | 1                    | 1                    | first    | yes          |
| SRAO        | UCNA         | 1  | 0   | 1                    | 0                    | first    | no           |
| SRAO        | SRAO         | 1  | 0   | 1                    | 0                    | first    | no           |
| SRAO        | SRAR         | 1  | 0   | 1                    | 1                    | first    | yes          |
| SRAR        | UCNA         | 1  | 0   | 1                    | 1                    | first    | yes          |
| SRAR        | SRAO         | 1  | 0   | 1                    | 1                    | first    | yes          |
| SRAR        | SRAR         | 1  | 0   | 1                    | 1                    | first    | yes          |
| UCR         | UC           | 1  | 1   | undefined            | undefined            | second   | yes          |
| UC          | UCR          | 1  | 1   | undefined            | undefined            | first    | yes          |



#### 8. Updates to Chapter 21, Volume 3B

Change bars show changes to Chapter 21 of the  $Intel^{@}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

.....

...

#### 21.1 OVERVIEW

A logical processor uses **virtual-machine control data structures** (**VMCSs**) while it is in VMX operation. These manage transitions into and out of VMX non-root operation (VM entries and VM exits) as well as processor behavior in VMX non-root operation. This structure is manipulated by the new instructions VMCLEAR, VMPTRLD, VMREAD, and VMWRITE.

A VMM can use a different VMCS for each virtual machine that it supports. For a virtual machine with multiple logical processors (virtual processors), the VMM can use a different VMCS for each virtual processor.

A logical processor associates a region in memory with each VMCS. This region is called the **VMCS region**. Software references a specific VMCS using the 64-bit physical address of the region (a **VMCS pointer**). VMCS pointers must be aligned on a 4-KByte boundary (bits 11:0 must be zero). On processors that support Intel 64 architecture, these pointers must not set bits beyond the processor's physical-address width. On processors that do not support Intel 64 architecture, they must not set any bits in the range 63:32.

A logical processor may maintain a number of VMCSs that are **active**. The processor may optimize VMX operation by maintaining the state of an active VMCS in memory, on the processor, or both. At any given time, at most one of the active VMCSs is the **current** VMCS. (This document frequently uses the term "the VMCS" to refer to the current VMCS.) The VMLAUNCH, VMREAD, VMRESUME, and VMWRITE instructions operate only on the current VMCS.

The following items describe how a logical processor determines which VMCSs are active and which is current:

- The memory operand of the VMPTRLD instruction is the address of a VMCS. After
  execution of the instruction, that VMCS is both active and current on the logical
  processor. Any other VMCS that had been active remains so, but no other VMCS is
  current.
- The memory operand of the VMCLEAR instruction is also the address of a VMCS.
   After execution of the instruction, that VMCS is neither active nor current on the logical processor. If the VMCS had been current on the logical processor, the logical processor no longer has a current VMCS.

<sup>1.</sup> The amount of memory required for a VMCS region is at most 4 KBytes. The exact size is implementation specific and can be determined by consulting the VMX capability MSR IA32\_VMX\_BASIC to determine the size of the VMCS region (see Appendix G.1).

<sup>2.</sup> Software can determine a processor's physical-address width by executing CPUID with 80000008H in EAX. The physical-address width is returned in bits 7:0 of EAX.



The VMPTRST instruction stores the address of the logical processor's current VMCS into a specified memory location (it stores the value FFFFFFFFFFFFFFFF if there is no current VMCS).

The **launch state** of a VMCS determines which VM-entry instruction should be used with that VMCS: the VMLAUNCH instruction requires a VMCS whose launch state is "clear"; the VMRESUME instruction requires a VMCS whose launch state is "launched". A logical processor maintains a VMCS's launch state in the corresponding VMCS region. The following items describe how a logical processor manages the launch state of a VMCS:

- If the launch state of the current VMCS is "clear", successful execution of the VMLAUNCH instruction changes the launch state to "launched".
- The memory operand of the VMCLEAR instruction is the address of a VMCS. After execution of the instruction, the launch state of that VMCS is "clear".
- There are no other ways to modify the launch state of a VMCS (it cannot be modified using VMWRITE) and there is no direct way to discover it (it cannot be read using VMREAD).

Figure 21-1 illustrates the different states of a VMCS. It uses "X" to refer to the VMCS and "Y" to refer to any other VMCS. Thus: "VMPTRLD X" always makes X current and active; "VMPTRLD Y" always makes X not current (because it makes Y current); VMLAUNCH makes the launch state of X "launched" if X was current and its launch state was "clear"; and VMCLEAR X always makes X inactive and not current and makes its launch state "clear".

The figure does not illustrate operations that do not modify the VMCS state relative to these parameters (e.g., execution of VMPTRLD X when X is already current). Note that VMCLEAR X makes X "inactive, not current, and clear," even if X's current state is not defined (e.g., even if X has not yet been initialized). See Section 21.11.





Figure 21-1 States of VMCS X

...

## 21.10 SOFTWARE USE OF THE VMCS AND RELATED STRUCTURES

This section details guidelines that software should observe when using a VMCS and related structures. It also provides descriptions of consequences for failing to follow guidelines.

#### 21.10.1 Software Use of Virtual-Machine Control Structures

To ensure proper processor behavior, software should observe certain guidelines when using an active VMCS.

No VMCS should ever be active on more than one logical processor. If a VMCS is to be "migrated" from one logical processor to another, the first logical processor should execute VMCLEAR for the VMCS (to make it inactive on that logical processor and to ensure that all VMCS data are in memory) before the other logical processor executes VMPTRLD for the VMCS (to make it active on the second logical processor). A VMCS that is made active on more than one logical processor may become **corrupted** (see below).

Software should use the VMREAD and VMWRITE instructions to access the different fields in the current VMCS (see Section 21.10.2). Software should never access or modify the VMCS data of an active VMCS using ordinary memory operations, in part because the format used to store the VMCS data is implementation-specific and not architecturally defined, and also because a logical processor may maintain some VMCS



data of an active VMCS on the processor and not in the VMCS region. The following items detail some of the hazards of accessing VMCS data using ordinary memory operations:

- Any data read from a VMCS with an ordinary memory read does not reliably reflect the state of the VMCS. Results may vary from time to time or from logical processor to logical processor.
- Writing to a VMCS with an ordinary memory write is not guaranteed to have a deterministic effect on the VMCS. Doing so may cause the VMCS to become corrupted (see below).

(Software can avoid these hazards by removing any linear-address mappings to a VMCS region before executing a VMPTRLD for that region and by not remapping it until after executing VMCLEAR for that region.)

If a logical processor leaves VMX operation, any VMCSs active on that logical processor may be corrupted (see below). To prevent such corruption of a VMCS that may be used either after a return to VMX operation or on another logical processor, software should VMCLEAR that VMCS before executing the VMXOFF instruction or removing power from the processor (e.g., as part of a transition to the S3 and S4 power states).

This section has identified operations that may cause a VMCS to become corrupted. These operations may cause the VMCS's data to become undefined. Behavior may be unpredictable if that VMCS used subsequently on any logical processor. The following items detail some hazards of VMCS corruption:

- VM entries may fail for unexplained reasons or may load undesired processor state.
- The processor may not correctly support VMX non-root operation as documented in Chapter 21 and may generate unexpected VM exits.
- VM exits may load undesired processor state, save incorrect state into the VMCS, or cause the logical processor to transition to a shutdown state.

#### 21.10.3 Initializing a VMCS

Software should initialize fields in a VMCS (using VMWRITE) before using the VMCS for VM entry. Failure to do so may result in unpredictable behavior; for example, a VM entry may fail for unexplained reasons, or a successful transition (VM entry or VM exit) may load processor state with unexpected values.

It is not necessary to initialize fields that the logical processor will not use. (For example, it is not necessary to initialize the MSR-bitmap address if the "use MSR bitmaps" VM-execution control is 0.)

A processor maintains some VMCS information that cannot be modified with the VMWRITE instruction; this includes a VMCS's launch state (see Section 21.1). Such information may be stored in the VMCS data portion of a VMCS region. Because the format of this information is implementation-specific, there is no way for software to know, when it first allocates a region of memory for use as a VMCS region, how the processor will determine this information from the contents of the memory region.

In addition to its other functions, the VMCLEAR instruction initializes any implementation-specific information in the VMCS region referenced by its operand. To avoid the uncertainties of implementation-specific behavior, software should execute VMCLEAR on a VMCS region before making the corresponding VMCS active with VMPTRLD for the first time. (Figure 21-1 illustrates how execution of VMCLEAR puts a VMCS into a well-defined state.)



The following software usage is consistent with these limitations:

- VMCLEAR should be executed for a VMCS before it is used for VM entry for the first time.
- VMLAUNCH should be used for the first VM entry using a VMCS after VMCLEAR has been executed for that VMCS.
- VMRESUME should be used for any subsequent VM entry using a VMCS (until the next execution of VMCLEAR for the VMCS).

It is expected that, in general, VMRESUME will have lower latency than VMLAUNCH. Since "migrating" a VMCS from one logical processor to another requires use of VMCLEAR (see Section 21.10.1), which sets the launch state of the VMCS to "clear", such migration requires the next VM entry to be performed using VMLAUNCH. Software developers can avoid the performance cost of increased VM-entry latency by avoiding unnecessary migration of a VMCS from one logical processor to another.



#### 9. Updates to Chapter 22, Volume 3B

Change bars show changes to Chapter 22 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

...

#### 22.1.1 Relative Priority of Faults and VM Exits

The following principles describe the ordering between existing faults and VM exits:

Certain exceptions have priority over VM exits. These include invalid-opcode exceptions, faults based on privilege level,<sup>1</sup> and general-protection exceptions that are based on checking I/O permission bits in the task-state segment (TSS). For example, execution of RDMSR with CPL = 3 generates a general-protection exception and not a VM exit.<sup>2</sup>

. . .

<sup>1.</sup> These include faults generated by attempts to execute, in virtual-8086 mode, privileged instructions that are not recognized in that mode.

<sup>2.</sup> MOV DR is an exception to this rule; see Section 22.1.3.



#### 10. Updates to Chapter 25, Volume 3B

Change bars show changes to Chapter 25 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

.....

...

#### 25.2.2 EPT Translation Mechanism

. . .

Because a PDPTE is identified using bits 47:30 of the guest-physical address, it controls access to a 1-GByte region of the guest-physical-address space. Use of the PDPTE depends on the value of bit 7 in that entry: <sup>1</sup>

• If bit 7 of the EPT PDPTE is 1, the EPT PDPTE maps a 1-GByte page (see Table 25-2). The final physical address is computed as follows:

Table 25-2 Format of an EPT Page-Directory-Pointer-Table Entry (PDPTE) that Maps a 1-GByte Page

| Bit<br>Position(s) | Contents                                                                                                         |
|--------------------|------------------------------------------------------------------------------------------------------------------|
| 0                  | Read access; indicates whether reads are allowed from the 1-GByte page referenced by this entry                  |
| 1                  | Write access; indicates whether writes are allowed to the 1-GByte page referenced by this entry                  |
| 2                  | Execute access; indicates whether instruction fetches are allowed from the 1-GByte page referenced by this entry |
| 5:3                | EPT memory type for this 1-GByte page (see Section 25.2.4)                                                       |
| 6                  | Ignore PAT memory type for this 1-GByte page (see Section 25.2.4)                                                |
| 7                  | Must be 1 (otherwise, this entry references an EPT page directory)                                               |
| 11:8               | Ignored                                                                                                          |
| 29:12              | Reserved (must be 0)                                                                                             |
| (N-1):30           | Physical address of the 1-GByte page referenced by this entry <sup>1</sup>                                       |
| 51:N               | Reserved (must be 0)                                                                                             |
| 63:52              | Ignored                                                                                                          |

#### NOTES

1. N is the physical-address width supported by the logical processor.

<sup>1.</sup> Not all processors allow bit 7 of an EPT PDPTE to be set to 1. Software should read the VMX capability MSR IA32\_VMX\_EPT\_VPID\_CAP (see Appendix G.10) to determine whether this is allowed.



- Bits 63:52 are all 0.
- Bits 51:30 are from the EPT PDPTE.
- Bits 29:0 are from the original guest-physical address.
- If bit 7 of the EPT PDPTE is 0, a 4-KByte naturally aligned EPT page directory is located at the physical address specified in bits 51:12 of the EPT PDPTE (see Table 25-3). An EPT page-directory comprises 512 64-bit entries (PDEs). An EPT PDE is selected using the physical address defined as follows:
  - Bits 63:52 are all 0.
  - Bits 51:12 are from the EPT PDPTE.
  - Bits 11:3 are bits 29:21 of the guest-physical address.



#### 11. Updates to Chapter 27, Volume 3B

Change bars show changes to Chapter 27 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

\_\_\_\_\_

. . .

#### 27.3 MANAGING VMCS REGIONS AND POINTERS

A VMM must observe necessary procedures when working with a VMCS, the associated VMCS pointer, and the VMCS region. It must also not assume the state of persistency for VMCS regions in memory or cache.

Before entering VMX operation, the host VMM allocates a VMXON region. A VMM can host several virtual machines and have many VMCSs active under its management. A unique VMCS region is required for each virtual machine; a VMXON region is required for the VMM itself.

A VMM determines the VMCS region size by reading IA32\_VMX\_BASIC MSR; it creates VMCS regions of this size using a 4-KByte-aligned area of physical memory. Each VMCS region needs to be initialized with a VMCS revision identifier (at byte offset 0) identical to the revision reported by the processor in the VMX capability MSR.

#### NOTE

Software must not read or write directly to the VMCS data region as the format is not architecturally defined. Consequently, Intel recommends that the VMM remove any linear-address mappings to VMCS regions before loading.

System software does not need to do special preparation to the VMXON region before entering into VMX operation. The address of the VMXON region for the VMM is provided as an operand to VMXON instruction. Once in VMX root operation, the VMM needs to prepare data fields in the VMCS that control the execution of a VM upon a VM entry. The VMM can make a VMCS the current VMCS by using the VMPTRLD instruction. VMCS data fields must be read or written only through VMREAD and VMWRITE commands respectively.

Every component of the VMCS is identified by a 32-bit encoding that is provided as an operand to VMREAD and VMWRITE. Appendix H provides the encodings. A VMM must properly initialize all fields in a VMCS before using the current VMCS for VM entry.

A VMCS is referred to as a controlling VMCS if it is the current VMCS on a logical processor in VMX non-root operation. A current VMCS for controlling a logical processor in VMX non-root operation may be referred to as a working VMCS if the logical processor is not in VMX non-root operation. The relationship of active, current (i.e. working) and controlling VMCS during VMX operation is shown in Figure 27-1.

#### NOTE

As noted in Section 21.1, the processor may optimize VMX operation by maintaining the state of an active VMCS (one for which VMPTRLD has been executed) on the processor. Before relinquishing control to other system software that may, without informing the VMM, remove power from the processor (e.g., for transitions to S3 or S4) or leave VMX operation, a VMM must VMCLEAR all active VMCSs. This ensures that all





Figure 27-1 VMX Transitions and States of VMCS in a Logical Processor

VMCS data cached by the processor are flushed to memory and that no other software can corrupt the current VMM's VMCS data. It is also recommended that the VMM execute VMXOFF after such executions of VMCLEAR.

The VMX capability MSR IA32\_VMX\_BASIC reports the memory type used by the processor for accessing a VMCS or any data structures referenced through pointers in the VMCS. Software must maintain the VMCS structures in cache-coherent memory. Software must always map the regions hosting the I/O bitmaps, MSR bitmaps, VM-exit MSR-store area, VM-exit MSR-load area, and VM-entry MSR-load area to the write-back (WB) memory type. Mapping these regions to uncacheable (UC) memory type is supported, but strongly discouraged due to negative impact on performance.

. .



#### 12. Updates to Chapter 30, Volume 3B

Change bars show changes to Chapter 30 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

-----

...

#### 30.2.3 Pre-defined Architectural Performance Events

. . .

A processor that supports architectural performance monitoring may not support all the predefined architectural performance events (Table 30-1). The non-zero bits in CPUID.0AH: EBX indicate the events that are not available.

. . .

## 30.6 PERFORMANCE MONITORING FOR PROCESSORS BASED ON INTEL® MICROARCHITECTURE (NEHALEM)

Intel Core i7 processor family supports architectural performance monitoring capability with version ID 3 (see Section 30.2.2.2) and a host of non-architectural monitoring capabilities. The Intel Core i7 processor family is based on Intel® Microarchitecture (Nehalem), and provides four general-purpose performance counters (IA32\_PMC0, IA32\_PMC1, IA32\_PMC2, IA32\_PMC3) and three fixed-function performance counters (IA32\_FIXED\_CTR0, IA32\_FIXED\_CTR1, IA32\_FIXED\_CTR2) in the processor core.

. . .

#### 30.6.1.1 Precise Event Based Sampling (PEBS)

All four general-purpose performance counters, IA32\_PMCx, can be used for PEBS if the performance event supports PEBS. Software uses IA32\_MISC\_ENABLES[7] and IA32\_MISC\_ENABLES[12] to detect whether the performance monitoring facility and PEBS functionality are supported in the processor. The MSR IA32\_PEBS\_ENABLE provides 4 bits that software must use to enable which IA32\_PMCx overflow condition will cause the PEBS record to be captured.

Additionally, the PEBS record is expanded to allow latency information to be captured. The MSR IA32\_PEBS\_ENABLE provides 4 additional bits that software must use to enable latency data recording in the PEBS record upon the respective IA32\_PMCx overflow condition. The layout of IA32\_PEBS\_ENABLE is shown in Figure 30-13.

..

#### **Programming PEBS Facility**

Only a subset of non-architectural performance events in the processor support PEBS. The subset of precise events are listed in Table 30-10. In addition to using IA32\_PERFEVTSELx to specify event unit/mask settings and setting the EN\_PMCx bit in

<sup>1.</sup> Intel Xeon processor 5500 series and 3400 series are also based on Intel microarchitecture (Nehalem), so the performance monitoring facilities described in this section generally also apply.



the IA32\_PEBS\_ENABLE register for the respective counter, the software must also initialize the DS\_BUFFER\_MANAGEMENT\_AREA data structure in memory to support capturing PEBS records for precise events.

. . .

## 30.14.1 Overview of Performance Monitoring with L3/Caching Bus Controller

The facility for monitoring events consists of a set of dedicated model-specific registers (MSRs). There are eight event select/counting MSRs that are dedicated to counting events associated with specified microarchitectural conditions. Programming of these MSRs requires using RDMSR/WRMSR instructions with 64-bit values. In addition, an MSR MSR\_EMON\_L3\_GL\_CTL provides simplified interface to control freezing, resetting, reenabling operation of any combination of these event select/counting MSRs.

The eight MSRs dedicated to count occurrences of specific conditions are further divided to count three sub-classes of microarchitectural conditions:

- Two MSRs (MSR\_EMON\_L3\_CTR\_CTL0 and MSR\_EMON\_L3\_CTR\_CTL1) are dedicated to counting GBSQ events. Up to two GBSQ events can be programmed and counted simultaneously.
- Two MSRs (MSR\_EMON\_L3\_CTR\_CTL2 and MSR\_EMON\_L3\_CTR\_CTL3) are dedicated to counting GSNPQ events. Up to two GBSQ events can be programmed and counted simultaneously.
- Four MSRs (MSR\_EMON\_L3\_CTR\_CTL4, MSR\_EMON\_L3\_CTR\_CTL5, MSR\_EMON\_L3\_CTR\_CTL6, and MSR\_EMON\_L3\_CTR\_CTL7) are dedicated to counting external bus operations.

The bit fields in each of eight MSRs share the following common characteristics:

- Bits 63:32 is the event control field that includes an event mask and other bit fields that control counter operation. The event mask field specifies details of the microarchitectural condition, and its definition differs across GBSQ, GSNPQ, FSB.
- Bits 31:0 is the event count field. If the specified condition is met during each relevant clock domain of the event logic, the matched condition signals the counter logic to increment the associated event count field. The lower 32-bits of these 8 MSRs at addresses 107CC through 107D3 are treated as 32 bit performance counter registers.

In Dual-Core Intel Xeon processor 7100 series, the uncore performance counters can be accessed using RDPMC instruction with the index starting from 18 through 25. The EDX register returns zero when reading these 8 PMCs.

In Intel Xeon processor 7400 series, RDPMC with ECX between 2 and 9 can be used to access the eight uncore performance counter/control registers.



#### 13. Updates to Appendix A, Volume 3B

Change bars show changes to Appendix A of the  $Intel^{@}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

.....

...

# A.2 PERFORMANCE MONITORING EVENTS FOR INTEL® CORE™I7 PROCESSOR FAMILY AND XEON PROCESSOR FAMILY

Processors based on the Intel microarchitecture (Nehalem) support the architectural and non-architectural performance-monitoring events listed in Table A-1 and Table A-2. The events in Table A-2 generally applies to processors with CPUID signature of DisplayFamily\_DisplayModel encoding with the following values: 06\_1AH, 06\_1EH, 06\_1FH, and 06\_2EH. However, Intel Xeon processors with CPUID signature of DisplayFamily\_DisplayModel 06\_2EH have a small number of events that are not supported in processors with CPUID signature 06\_1AH, 06\_1EH, and 06\_1FH. These events are noted in the comment column.

In addition, these processors (CPUID signature of DisplayFamily\_DisplayModel 06\_1AH, 06\_1EH, 06\_1FH) also support the following non-architectural, product-specific uncore performance-monitoring events listed in Table A-3.

Fixed counters in the core PMU support the architecture events defined in Table A-7.



Table A-2 Non-Architectural Performance Events In the Processor Core for Intel Core i7 Processor and Intel Xeon Processor 5500 Series

| Event<br>Num. | Umask<br>Value | Event Mask<br>Mnemonic                            | Description                                                                                                                                                                                                                                       | Comment                                         |
|---------------|----------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| 04H           | 07H            | SB_DRAIN.ANY                                      | Counts the number of store buffer drains.                                                                                                                                                                                                         |                                                 |
| •••           |                |                                                   |                                                                                                                                                                                                                                                   |                                                 |
| OFH           | 01H            | MEM_UNCORE_RETI<br>RED.L3_DATA_MISS_<br>UNKNOWN   | Counts number of memory load instructions retired where the memory reference missed L3 and data source is unknown.                                                                                                                                | Available only for<br>CPUID signature<br>06_2EH |
|               |                |                                                   |                                                                                                                                                                                                                                                   |                                                 |
| OFH           | 80H            | MEM_UNCORE_RETI<br>RED.UNCACHEABLE                | Counts number of memory load instructions retired where the memory reference missed the L1, L2 and L3 caches and to perform I/ 0.                                                                                                                 | Available only for<br>CPUID signature<br>06_2EH |
|               |                |                                                   |                                                                                                                                                                                                                                                   |                                                 |
| B1H           | 1FH            | UOPS_EXECUTED.CO<br>RE_ACTIVE_CYCLES_<br>NO_PORT5 | Counts cycles when the Uops executed were issued from any ports except port 5. Use Cmask=1 for active cycles; Cmask=0 for weighted cycles; Use CMask=1, Invert=1 to count PO-4 stalled cycles Use Cmask=1, Edge=1, Invert=1 to count PO-4 stalls. |                                                 |
|               |                |                                                   |                                                                                                                                                                                                                                                   |                                                 |
| B1H           | 3FH            | UOPS_EXECUTED.CO<br>RE_ACTIVE_CYCLES              | Counts cycles when the Uops are executing. Use Cmask=1 for active cycles; Cmask=0 for weighted cycles; Use CMask=1, Invert=1 to count PO-4 stalled cycles Use Cmask=1, Edge=1, Invert=1 to count PO-4 stalls.                                     |                                                 |
|               |                |                                                   |                                                                                                                                                                                                                                                   |                                                 |
| В7Н           | 01H            | OFF_CORE_RESPONS<br>E_0                           | see Section 30.6.1.3, "Off-core<br>Response Performance Monitoring<br>in the Processor Core"                                                                                                                                                      | Requires<br>programming<br>MSR 01A6H            |
|               |                |                                                   |                                                                                                                                                                                                                                                   |                                                 |
| BBH           | 01H            | OFF_CORE_RESPONS<br>E_1                           | see Section 30.6.1.3, "Off-core<br>Response Performance Monitoring<br>in the Processor Core"                                                                                                                                                      | Requires<br>programming<br>MSR 01A7H            |
|               |                |                                                   |                                                                                                                                                                                                                                                   |                                                 |
|               | •              |                                                   | •                                                                                                                                                                                                                                                 | •                                               |



Non-architectural Performance monitoring events that are located in the uncore subsystem are implementation specific between different platforms using processors based on Intel microarchitecture (Nehalem). Processors with CPUID signature of DisplayFamily\_DisplayModel 06\_1AH, 06\_1EH, and 06\_1FH support performance events listed in Table A-3.

Table A-3 Non-Architectural Performance Events In the Processor Uncore for Intel Core i7 Processor and Intel Xeon Processor 5500 Series

|  | Umask<br>Value | Event Mask<br>Mnemonic | Description | Comment |
|--|----------------|------------------------|-------------|---------|
|  |                |                        |             |         |

Intel Xeon processors with CPUID signature of DisplayFamily\_DisplayModel 06\_2EH have a distinct uncore sub-system that is significantly different from the uncore found in processors with CPUID signature 06\_1AH, 06\_1EH, and 06\_1FH. Non-architectural Performance monitoring events for its uncore will be available in future documentation.

. . .

Table A-4 Non-Architectural Performance Events In Next Generation Processor Core (Codenamed Westmere)

| Event<br>Num. | Umask<br>Value | Event Mask<br>Mnemonic                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Comment |
|---------------|----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|               | Tuido          |                                                   | Second training and the second training and and training and training and training and training and training and training and and training and and and and and an articular and art |         |
| OFH           | 10H            | MEM_UNCORE_RETI<br>RED.LOCAL_DRAM                 | Load instructions retired with a data<br>source of local DRAM or locally<br>homed remote cache HITM (Precise<br>Event)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         |
|               |                |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
| 20H           | 01H            | LSD_OVERFLOW                                      | Number of loops that can not stream from the instruction queue.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
|               |                |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
| 24H           | OCH            | L2_RQSTS.RFOS                                     | Counts all L2 store RFO requests. L2<br>RFO requests include both L1D<br>demand RFO misses as well as L1D<br>RFO prefetches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |
|               |                |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
| B1H           | 1FH            | UOPS_EXECUTED.CO<br>RE_ACTIVE_CYCLES_<br>NO_PORT5 | Counts number of cycles there are one or more uops being executed and were issued on ports 0-4. This is a core count only and can not be collected per thread.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |
|               |                |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |



Non-Architectural Performance Events In Next Generation Processor Core (Codenamed Westmere) (Continued)

| В1Н | 3FH | UOPS_EXECUTED.CO<br>RE_ACTIVE_CYCLES | Counts number of cycles there are one or more uops being executed on any ports. This is a core count only and can not be collected per thread. |                                      |
|-----|-----|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
|     |     |                                      |                                                                                                                                                |                                      |
| В7Н | 01H | OFF_CORE_RESPONS<br>E_O              | see Section 30.6.1.3, "Off-core<br>Response Performance Monitoring<br>in the Processor Core"                                                   | Requires<br>programming<br>MSR 01A6H |
|     |     |                                      |                                                                                                                                                |                                      |
| ECH | 01H | THREAD_ACTIVE                        | Counts cycles threads are active.                                                                                                              |                                      |
|     |     |                                      |                                                                                                                                                |                                      |

Non-architectural Performance monitoring events of the uncore sub-system for Processors with CPUID signature of DisplayFamily\_DisplayModel 06\_25H, 06\_2CH, and 06\_1FH support performance events listed in Table A-5.

Table A-5 Non-Architectural Performance Events In the Processor Uncore for Next Generation Intel Processor (Codenamed Wesmere)

| Event<br>Num. | Umask<br>Value | Event Mask<br>Mnemonic            | Description                                                                                                                                                                                                                  | Comment                                           |
|---------------|----------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
|               |                |                                   |                                                                                                                                                                                                                              |                                                   |
| 02H           | 01H            | UNC_GQ_OCCUPANC<br>Y.READ_TRACKER | Increments the number of queue entries (code read, data read, and RFOs) in the tread tracker. The GQ read tracker allocate to deallocate occupancy count is divided by the count to obtain the average read tracker latency. |                                                   |
|               |                |                                   |                                                                                                                                                                                                                              |                                                   |
| OCH           | 01H            | UNC_GQ_SNOOP.GOT<br>O_S           | Counts the number of remote snoops that have requested a cache line be set to the S state.                                                                                                                                   |                                                   |
| OCH           | 02H            | UNC_GQ_SNOOP.GOT<br>O_I           | Counts the number of remote snoops that have requested a cache line be set to the I state.                                                                                                                                   |                                                   |
| OCH           | 04H            | UNC_GQ_SNOOP.GOT<br>O_S_HIT_E     | Counts the number of remote snoops that have requested a cache line be set to the S state from E state.                                                                                                                      | Requires<br>writing MSR<br>301H with<br>mask = 2H |
| OCH           | 04H            | UNC_GQ_SNOOP.GOT<br>O_S_HIT_F     | Counts the number of remote snoops that have requested a cache line be set to the S state from F (forward) state.                                                                                                            | Requires<br>writing MSR<br>301H with<br>mask = 8H |



| OCH | 04H | UNC_GQ_SNOOP.GOT<br>O_S_HIT_M     | Counts the number of remote snoops that have requested a cache line be set to the S state from M state.           | Requires<br>writing MSR<br>301H with<br>mask = 1H |
|-----|-----|-----------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| OCH | 04H | UNC_GQ_SNOOP.GOT<br>O_S_HIT_S     | Counts the number of remote snoops that have requested a cache line be set to the S state from S state.           | Requires<br>writing MSR<br>301H with<br>mask = 4H |
| OCH | 08H | UNC_GQ_SNOOP.GOT<br>O_I_HIT_E     | Counts the number of remote snoops that have requested a cache line be set to the I state from E state.           | Requires<br>writing MSR<br>301H with<br>mask = 2H |
| OCH | 08H | UNC_GQ_SNOOP.GOT<br>O_I_HIT_F     | Counts the number of remote snoops that have requested a cache line be set to the I state from F (forward) state. | Requires<br>writing MSR<br>301H with<br>mask = 8H |
| OCH | 08H | UNC_GQ_SNOOP.GOT<br>O_I_HIT_M     | Counts the number of remote snoops that have requested a cache line be set to the I state from M state.           | Requires<br>writing MSR<br>301H with<br>mask = 1H |
| OCH | 08H | UNC_GQ_SNOOP.GOT<br>O_I_HIT_S     | Counts the number of remote snoops that have requested a cache line be set to the I state from S state.           | Requires<br>writing MSR<br>301H with<br>mask = 4H |
|     |     |                                   |                                                                                                                   |                                                   |
| 2AH | 07H | UNC_QMC_OCCUPAN<br>CY.ANY         | Normal read request occupancy for any channel.                                                                    |                                                   |
|     |     |                                   |                                                                                                                   |                                                   |
| 32H | 01H | UNC_IMC_RETRY.CH<br>O             | Counts number of IMC DRAM channel O retries. DRAM retry only occurs when configured in RAS mode.                  |                                                   |
| 32H | 02H | UNC_IMC_RETRY.CH<br>1             | Counts number of IMC DRAM channel<br>1 retries. DRAM retry only occurs<br>when configured in RAS mode.            |                                                   |
| 32H | 04H | UNC_IMC_RETRY.CH<br>2             | Counts number of IMC DRAM channel 2 retries. DRAM retry only occurs when configured in RAS mode.                  |                                                   |
| 32H | 07H | UNC_IMC_RETRY.AN<br>Y             | Counts number of IMC DRAM retries from any channel. DRAM retry only occurs when configured in RAS mode.           |                                                   |
| 33H | 01H | UNC_QHL_FRC_ACK_<br>CNFLTS.IOH    | Counts number of Force Acknowledge<br>Conflict messages sent by the<br>Quickpath Home Logic to the IOH.           |                                                   |
| 33H | 02H | UNC_OHL_FRC_ACK_<br>CNFLTS.REMOTE | Counts number of Force Acknowledge Conflict messages sent by the Quickpath Home Logic to the remote home.         |                                                   |
|     |     |                                   |                                                                                                                   |                                                   |



| 33H | 07H | UNC_QHL_FRC_ACK_<br>CNFLTS.ANY     | Counts number of Force Acknowledge<br>Conflict messages sent by the<br>Quickpath Home Logic.                                                                                                                                |                                                                                            |
|-----|-----|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| 34H | 01H | UNC_QHL_SLEEPS.IO<br>H_ORDER       | Counts number of occurrences a request was put to sleep due to IOH ordering (write after read) conflicts. While in the sleep state, the request is not eligible to be scheduled to the QMC                                  |                                                                                            |
| 34H | 02H | UNC_QHL_SLEEPS.R<br>EMOTE_ORDER    | Counts number of occurrences a request was put to sleep due to remote socket ordering (write after read) conflicts. While in the sleep state, the request is not eligible to be scheduled to the QMC                        |                                                                                            |
| 34H | 04H | UNC_QHL_SLEEPS.L<br>OCAL_ORDER     | Counts number of occurrences a request was put to sleep due to local socket ordering (write after read) conflicts. While in the sleep state, the request is not eligible to be scheduled to the QMC                         |                                                                                            |
| 34H | 08H | UNC_QHL_SLEEPS.IO<br>H_CONFLICT    | Counts number of occurrences a request was put to sleep due to IOH address conflicts. While in the sleep state, the request is not eligible to be scheduled to the QMC                                                      |                                                                                            |
| 34H | 10H | UNC_QHL_SLEEPS.R<br>EMOTE_CONFLICT | Counts number of occurrences a request was put to sleep due to remote socket address conflicts. While in the sleep state, the request is not eligible to be scheduled to the QMC                                            |                                                                                            |
| 34H | 20H | UNC_QHL_SLEEPS.L<br>OCAL_CONFLICT  | Counts number of occurrences a request was put to sleep due to local socket address conflicts. While in the sleep state, the request is not eligible to be scheduled to the QMC                                             |                                                                                            |
| 35H | 01H | UNC_ADDR_OPCODE<br>_MATCH.IOH      | Counts number of requests from the IOH, address/opcode of request is qualified by mask value written to MSR 396H. The following mask values are supported:  0: NONE  40000000_00000000H:RSPFWDI  40001A00_00000000H:RSPFWDS | Match opcode/<br>address by<br>writing MSR<br>396H with<br>mask<br>supported<br>mask value |



| 35H | 02H | UNC_ADDR_OPCODE _MATCH.REMOTE              | Counts number of requests from the remote socket, address/opcode of request is qualified by mask value written to MSR 396H. The following mask values are supported:  0: NONE  40000000_0000000H:RSPFWDI  40001A00_00000000H:RSPFWDS  40001D00_00000000H:RSPIWB | Match opcode/<br>address by<br>writing MSR<br>396H with<br>mask<br>supported<br>mask value |
|-----|-----|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| 35H | 04Н | UNC_ADDR_OPCODE<br>_MATCH.LOCAL            | Counts number of requests from the local socket, address/opcode of request is qualified by mask value written to MSR 396H. The following mask values are supported:  0: NONE 4000000_00000000H:RSPFWDI 40001A00_00000000H:RSPFWDS                               | Match opcode/<br>address by<br>writing MSR<br>396H with<br>mask<br>supported<br>mask value |
|     |     |                                            |                                                                                                                                                                                                                                                                 |                                                                                            |
| 42H | 01H | UNC_QPI_TX_HEADE<br>R.FULL.LINK_0          | Number of cycles that the header buffer in the Quickpath Interface outbound link 0 is full.                                                                                                                                                                     |                                                                                            |
|     |     |                                            |                                                                                                                                                                                                                                                                 |                                                                                            |
| 42H | 04H | UNC_QPI_TX_HEADE<br>R.FULL.LINK_1          | Number of cycles that the header buffer in the Quickpath Interface outbound link 1 is full.                                                                                                                                                                     |                                                                                            |
|     |     |                                            |                                                                                                                                                                                                                                                                 |                                                                                            |
| 67H | 01H | UNC_DRAM_THERM<br>AL_THROTTLED             | Uncore cycles DRAM was throttled due to its temperature being above the thermal throttling threshold.                                                                                                                                                           |                                                                                            |
| 80H | 01H | UNC_THERMAL_THR<br>OTTLING_TEMP.CORE<br>_0 | Cycles that the PCU records that core 0 is above the thermal throttling threshold temperature.                                                                                                                                                                  |                                                                                            |
| 80H | 02H | UNC_THERMAL_THR<br>OTTLING_TEMP.CORE<br>_1 | Cycles that the PCU records that core 1 is above the thermal throttling threshold temperature.                                                                                                                                                                  |                                                                                            |
| 80H | 04H | UNC_THERMAL_THR<br>OTTLING_TEMP.CORE<br>_2 | Cycles that the PCU records that core                                                                                                                                                                                                                           |                                                                                            |
| 80H | 08H | UNC_THERMAL_THR<br>OTTLING_TEMP.CORE<br>_3 | Cycles that the PCU records that core 3 is above the thermal throttling threshold temperature.                                                                                                                                                                  |                                                                                            |
| 81H | 01H | UNC_THERMAL_THR<br>OTTLED_TEMP.CORE<br>_0  | Cycles that the PCU records that core 0 is in the power throttled state due to core's temperature being above the thermal throttling threshold.                                                                                                                 |                                                                                            |



| 81H | 02H | UNC_THERMAL_THR<br>OTTLED_TEMP.CORE           | Cycles that the PCU records that core 1 is in the power throttled state due                                                                           |  |
|-----|-----|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     |     | _1                                            | to core's temperature being above the thermal throttling threshold.                                                                                   |  |
| 81H | 04H | UNC_THERMAL_THR<br>OTTLED_TEMP.CORE<br>_2     | Cycles that the PCU records that core 2 is in the power throttled state due to core's temperature being above the thermal throttling threshold.       |  |
| 81H | 08H | UNC_THERMAL_THR<br>OTTLED_TEMP.CORE<br>_3     | Cycles that the PCU records that core 3 is in the power throttled state due to core's temperature being above the thermal throttling threshold.       |  |
| 82H | 01H | UNC_PROCHOT_ASS<br>ERTION                     | Number of system assertions of PROCHOT indicating the entire processor has exceeded the thermal limit.                                                |  |
| 83H | 01H | UNC_THERMAL_THR<br>OTTLING_PROCHOT.C<br>ORE_0 | Cycles that the PCU records that core 0 is a low power state due to the system asserting PROCHOT the entire processor has exceeded the thermal limit. |  |
| 83H | 02H | UNC_THERMAL_THR<br>OTTLING_PROCHOT.C<br>ORE_1 | Cycles that the PCU records that core 1 is a low power state due to the system asserting PROCHOT the entire processor has exceeded the thermal limit. |  |
| 83H | 04H | UNC_THERMAL_THR<br>OTTLING_PROCHOT.C<br>ORE_2 | Cycles that the PCU records that core 2 is a low power state due to the system asserting PROCHOT the entire processor has exceeded the thermal limit. |  |
| 83H | 08H | UNC_THERMAL_THR<br>OTTLING_PROCHOT.C<br>ORE_3 | Cycles that the PCU records that core 3 is a low power state due to the system asserting PROCHOT the entire processor has exceeded the thermal limit. |  |
| 84H | 01H | UNC_TURBO_MODE.<br>CORE_O                     | Uncore cycles that core 0 is operating in turbo mode.                                                                                                 |  |
| 84H | 02H | UNC_TURBO_MODE.<br>CORE_1                     | Uncore cycles that core 1 is operating in turbo mode.                                                                                                 |  |
| 84H | 04H | UNC_TURBO_MODE.<br>CORE_2                     | Uncore cycles that core 2 is operating in turbo mode.                                                                                                 |  |
| 84H | 08H | UNC_TURBO_MODE.<br>CORE_3                     | Uncore cycles that core 3 is operating in turbo mode.                                                                                                 |  |
| 85H | 02H | UNC_CYCLES_UNHAL<br>TED_L3_FLL_ENABL<br>E     | Uncore cycles that at least one core is unhalted and all L3 ways are enabled.                                                                         |  |



| 86H | 01H | Uncore cycles that at least one core is unhalted and all L3 ways are disabled. |  |
|-----|-----|--------------------------------------------------------------------------------|--|
|     |     |                                                                                |  |

. . .

## Table A-7 Fixed-Function Performance Counter and Pre-defined Performance Events

| Fixed-Function Performance Counter                   | Address | Event Mask<br>Mnemonic    | Description                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------|---------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSR_PERF_FIXED_<br>CTRO/<br>IA32_PERF_FIXED_CT<br>RO | 309H    | Inst_Retired.Any          | This event counts the number of instructions that retire execution. For instructions that consist of multiple microops, this event counts the retirement of the last micro-op of the instruction. The counter continue counting during hardware interrupts, traps, and inside interrupt handlers |
| MSR_PERF_FIXED_<br>CTR1/<br>IA32_PERF_FIXED_CT<br>R1 | 30AH    | CPU_CLK_UNHALT<br>ED.CORE | This event counts the number of core cycles while the core is not in a halt state. The core enters the halt state when it is running the HLT instruction. This event is a component in many key event ratios.                                                                                    |
|                                                      |         |                           |                                                                                                                                                                                                                                                                                                  |
| MSR_PERF_FIXED_<br>CTR2/<br>IA32_PERF_FIXED_CT<br>R2 | 30BH    | CPU_CLK_UNHALT<br>ED.REF  | This event counts the number of reference cycles when the core is not in a halt state and not in a TM stop-clock state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction.                                                                          |
|                                                      |         |                           |                                                                                                                                                                                                                                                                                                  |



#### 14. Updates to Appendix B, Volume 3B

Change bars show changes to Appendix B of the  $Intel^{@}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

\_\_\_\_\_

Table B-1. CPUID Signature Values of DisplayFamily\_DisplayModel

| DisplayFamily_DisplayModel       | Processor Families/Processor Number Series                                                                                                                                                                                         |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06_1AH                           | Intel Core i7 Processor, Intel Xeon Processor 5500 series                                                                                                                                                                          |
| 06_1EH, 06_1FH                   | Intel Core i7 and i5 Processor,                                                                                                                                                                                                    |
| 06_2EH                           | Intel Xeon Processors based on Intel Microarchitecture (Nehalem)                                                                                                                                                                   |
| 06_25H, 06_2CH                   | Next Generation Intel Processor (Westmere)                                                                                                                                                                                         |
| 06_1DH                           | Intel Xeon Processor MP 7400 series                                                                                                                                                                                                |
| 06_17H                           | Intel Xeon Processor 5200, 5400 series, Intel Core 2 Quad processors 8000, 9000 series                                                                                                                                             |
| 06_0FH                           | Intel Xeon Processor 3000, 3200, 5100, 5300, 7300 series, Intel Core 2 Quad processor 6000 series, Intel Core 2 Extreme 6000 series, Intel Core 2 Duo 4000, 5000, 6000, 7000 series processors, Intel Pentium dual-core processors |
| 06_0EH                           | Intel Core Duo, Intel Core Solo processors                                                                                                                                                                                         |
| 06_0DH                           | Intel Pentium M processor                                                                                                                                                                                                          |
| 06_1CH                           | Intel Atom processor                                                                                                                                                                                                               |
| 0F_06H                           | Intel Xeon processor 7100, 5000 Series, Intel Xeon Processor MP, Intel Pentium 4, Pentium D processors                                                                                                                             |
| OF_03H, OF_04H                   | Intel Xeon Processor, Intel Xeon Processor MP, Intel Pentium 4, Pentium D processors                                                                                                                                               |
| 06_09H                           | Intel Pentium M processor                                                                                                                                                                                                          |
| 0F_02H                           | Intel Xeon Processor, Intel Xeon Processor MP, Intel Pentium 4 processors                                                                                                                                                          |
| OF_OH, OF_O1H                    | Intel Xeon Processor, Intel Xeon Processor MP, Intel Pentium 4 processors                                                                                                                                                          |
| 06_7H, 06_08H, 06_0AH,<br>06_0BH | Intel Pentium III Xeon Processor, Intel Pentium III Processor                                                                                                                                                                      |
| 06_03H, 06_05H                   | Intel Pentium II Xeon Processor, Intel Pentium II Processor                                                                                                                                                                        |
| 06_01H                           | Intel Pentium Pro Processor                                                                                                                                                                                                        |
| 05_01H, 05_02H, 05_04H           | Intel Pentium Processor, Intel Pentium Processor with MMX<br>Technology                                                                                                                                                            |



Table B-2. IA-32 Architectural MSRs

| Register Address |           | Architectural MSR Name              |                                                                                         | Introduced as                |  |
|------------------|-----------|-------------------------------------|-----------------------------------------------------------------------------------------|------------------------------|--|
| Hex              | Decimal   | and bit fields<br>(Former MSR Name) | MSR/Bit Description                                                                     | Architectural<br>MSR         |  |
|                  |           |                                     |                                                                                         |                              |  |
| 179H             | (MCG_CAP) |                                     | Global Machine Check<br>Capability (RO)                                                 | 06_01H                       |  |
|                  |           | 7:0                                 | Count: Number of reporting banks                                                        |                              |  |
|                  |           | 8                                   | MCG_CTL_P: IA32_MCG_CTL is present if this bit is set                                   |                              |  |
|                  |           | 9                                   | MCG_EXT_P: Extended machine check state registers are present if this bit is set        |                              |  |
|                  |           | 10                                  | MCP_CMCI_P: Support for corrected MC error event is present.                            | 06_1AH                       |  |
|                  |           | 11                                  | MCG_TES_P: Threshold-<br>based error status register<br>are present if this bit is set. |                              |  |
|                  |           | 15:12                               | Reserved                                                                                |                              |  |
|                  |           | 23:16                               | MCG_EXT_CNT: Number of extended machine check state registers present.                  |                              |  |
|                  |           | 24                                  | MCG_SER_P: The processor supports software error recovery if this bit is set.           |                              |  |
|                  |           | 63:25                               | Reserved                                                                                |                              |  |
|                  |           |                                     |                                                                                         |                              |  |
| 1B0H             | 432       | IA32_ENERGY_PERF_BIAS               | Performance Energy Bias<br>Hint (R/W)                                                   | if<br>CPUID.6H:ECX[3]<br>= 1 |  |
| :                |           |                                     |                                                                                         |                              |  |
| 280H             | 640       | IA32_MCO_CTL2                       | (R/W)                                                                                   | 06_1AH                       |  |
|                  |           | 14:0                                | Corrected error count threshold                                                         |                              |  |
|                  |           | 29:15                               | Reserved                                                                                |                              |  |
|                  |           | 30                                  | CMCI_EN                                                                                 |                              |  |
|                  |           | 63:31                               | Reserved                                                                                |                              |  |
|                  |           |                                     |                                                                                         |                              |  |
| 414H             | 1044      | IA32_MC5_CTL                        | MC5_CTL                                                                                 | 06_0FH                       |  |
| 415H             | 1045      | IA32_MC5_STATUS                     | MC5_STATUS                                                                              | 06_0FH                       |  |
| 416H             | 1046      | IA32_MC5_ADDR <sup>1</sup>          | MC5_ADDR                                                                                | 06_0FH                       |  |



|   | Register Address |         | Architectural MSR Name              |                     | Introduced as        |
|---|------------------|---------|-------------------------------------|---------------------|----------------------|
|   | Hex              | Decimal | and bit fields<br>(Former MSR Name) | MSR/Bit Description | Architectural<br>MSR |
| ı | 417H             | 1047    | IA32_MC5_MISC                       | MC5_MISC            | 06_0FH               |
| ı | 418H             | 1048    | IA32_MC6_CTL                        | MC6_CTL             | 06_1DH               |
| ı | 419H             | 1049    | IA32_MC6_STATUS                     | MC6_STATUS          | 06_1DH               |
| ı | 41AH             | 1050    | IA32_MC6_ADDR <sup>1</sup>          | MC6_ADDR            | 06_1DH               |
| ı | 41BH             | 1051    | IA32_MC6_MISC                       | MC6_MISC            | 06_1DH               |
| ı | 41CH             | 1052    | IA32_MC7_CTL                        | MC7_CTL             | 06_1AH               |
| ı | 41DH             | 1053    | IA32_MC7_STATUS                     | MC7_STATUS          | 06_1AH               |
| ı | 41EH             | 1054    | IA32_MC7_ADDR <sup>1</sup>          | MC7_ADDR            | 06_1AH               |
| ı | 41FH             | 1055    | IA32_MC7_MISC                       | MC7_MISC            | 06_1AH               |
| ı | 420H             | 1056    | IA32_MC8_CTL                        | MC8_CTL             | 06_1AH               |
| ı | 421H             | 1057    | IA32_MC8_STATUS                     | MC8_STATUS          | 06_1AH               |
| ı | 422H             | 1058    | IA32_MC8_ADDR <sup>1</sup>          | MC8_ADDR            | 06_1AH               |
| ı | 423H             | 1059    | IA32_MC8_MISC                       | MC8_MISC            | 06_1AH               |
| ı | 424H             | 1060    | IA32_MC9_CTL                        | MC9_CTL             | 06_2EH               |
| ı | 425H             | 1061    | IA32_MC9_STATUS                     | MC9_STATUS          | 06_2EH               |
| ı | 426H             | 1062    | IA32_MC9_ADDR <sup>1</sup>          | MC9_ADDR            | 06_2EH               |
| ı | 427H             | 1063    | IA32_MC9_MISC                       | MC9_MISC            | 06_2EH               |
| ı | 428H             | 1064    | IA32_MC10_CTL                       | MC10_CTL            | 06_2EH               |
| ı | 429H             | 1065    | IA32_MC10_STATUS                    | MC10_STATUS         | 06_2EH               |
| ı | 42AH             | 1066    | IA32_MC10_ADDR <sup>1</sup>         | MC10_ADDR           | 06_2EH               |
| ı | 42BH             | 1067    | IA32_MC10_MISC                      | MC10_MISC           | 06_2EH               |
|   | 42CH             | 1068    | IA32_MC11_CTL                       | MC11_CTL            | 06_2EH               |
| ı | 42DH             | 1069    | IA32_MC11_STATUS                    | MC11_STATUS         | 06_2EH               |
| ı | 42EH             | 1070    | IA32_MC11_ADDR <sup>1</sup>         | MC11_ADDR           | 06_2EH               |
|   | 42FH             | 1071    | IA32_MC11_MISC                      | MC11_MISC           | 06_2EH               |
|   | 430H             | 1072    | IA32_MC12_CTL                       | MC12_CTL            | 06_2EH               |
| I | 431H             | 1073    | IA32_MC12_STATUS                    | MC12_STATUS         | 06_2EH               |
| I | 432H             | 1074    | IA32_MC12_ADDR <sup>1</sup>         | MC12_ADDR           | 06_2EH               |
|   | 433H             | 1075    | IA32_MC12_MISC                      | MC12_MISC           | 06_2EH               |
|   | 434H             | 1076    | IA32_MC13_CTL                       | MC13_CTL            | 06_2EH               |
|   | 435H             | 1077    | IA32_MC13_STATUS                    | MC13_STATUS         | 06_2EH               |
|   | 436H             | 1078    | IA32_MC13_ADDR <sup>1</sup>         | MC13_ADDR           | 06_2EH               |
| I | 437H             | 1079    | IA32_MC13_MISC                      | MC13_MISC           | 06_2EH               |
|   | 438H             | 1080    | IA32_MC14_CTL                       | MC14_CTL            | 06_2EH               |
| ı | 439H             | 1081    | IA32_MC14_STATUS                    | MC14_STATUS         | 06_2EH               |



| Registe | r Address | Architectural MSR Name              |                     | Introduced as        |
|---------|-----------|-------------------------------------|---------------------|----------------------|
| Hex     | Decimal   | and bit fields<br>(Former MSR Name) | MSR/Bit Description | Architectural<br>MSR |
| 43AH    | 1082      | IA32_MC14_ADDR <sup>1</sup>         | MC14_ADDR           | 06_2EH               |
| 43BH    | 1083      | IA32_MC14_MISC                      | MC14_MISC           | 06_2EH               |
| 43CH    | 1084      | IA32_MC15_CTL                       | MC15_CTL            | 06_2EH               |
| 43DH    | 1085      | IA32_MC15_STATUS                    | MC15_STATUS         | 06_2EH               |
| 43EH    | 1086      | IA32_MC15_ADDR <sup>1</sup>         | MC15_ADDR           | 06_2EH               |
| 43FH    | 1087      | IA32_MC15_MISC                      | MC15_MISC           | 06_2EH               |
| 440H    | 1088      | IA32_MC16_CTL                       | MC16_CTL            | 06_2EH               |
| 441H    | 1089      | IA32_MC16_STATUS                    | MC16_STATUS         | 06_2EH               |
| 442H    | 1090      | IA32_MC16_ADDR <sup>1</sup>         | MC16_ADDR           | 06_2EH               |
| 443H    | 1091      | IA32_MC16_MISC                      | MC16_MISC           | 06_2EH               |
| 444H    | 1092      | IA32_MC17_CTL                       | MC17_CTL            | 06_2EH               |
| 445H    | 1093      | IA32_MC17_STATUS                    | MC17_STATUS         | 06_2EH               |
| 446H    | 1094      | IA32_MC17_ADDR <sup>1</sup>         | MC17_ADDR           | 06_2EH               |
| 447H    | 1095      | IA32_MC17_MISC                      | MC17_MISC           | 06_2EH               |
| 448H    | 1096      | IA32_MC18_CTL                       | MC18_CTL            | 06_2EH               |
| 449H    | 1097      | IA32_MC18_STATUS                    | MC18_STATUS         | 06_2EH               |
| 44AH    | 1098      | IA32_MC18_ADDR <sup>1</sup>         | MC18_ADDR           | 06_2EH               |
| 44BH    | 1099      | IA32_MC18_MISC                      | MC18_MISC           | 06_2EH               |
| 44CH    | 1100      | IA32_MC19_CTL                       | MC19_CTL            | 06_2EH               |
| 44DH    | 1101      | IA32_MC19_STATUS                    | MC19_STATUS         | 06_2EH               |
| 44EH    | 1102      | IA32_MC19_ADDR <sup>1</sup>         | MC19_ADDR           | 06_2EH               |
| 44FH    | 1103      | IA32_MC19_MISC                      | MC19_MISC           | 06_2EH               |
| 450H    | 1104      | IA32_MC20_CTL                       | MC20_CTL            | 06_2EH               |
| 451H    | 1105      | IA32_MC20_STATUS                    | MC20_STATUS         | 06_2EH               |
| 452H    | 1106      | IA32_MC20_ADDR <sup>1</sup>         | MC20_ADDR           | 06_2EH               |
| 453H    | 1107      | IA32_MC20_MISC                      | MC20_MISC           | 06_2EH               |
| 454H    | 1108      | IA32_MC21_CTL                       | MC21_CTL            | 06_2EH               |
| 455H    | 1109      | IA32_MC21_STATUS                    | MC21_STATUS         | 06_2EH               |
| 456H    | 1110      | IA32_MC21_ADDR <sup>1</sup>         | MC21_ADDR           | 06_2EH               |
| 457H    | 1111      | IA32_MC21_MISC                      | MC21_MISC           | 06_2EH               |
|         |           |                                     |                     |                      |

...



Table B-5 MSRs in Processors Based on Intel Microarchitecture (Continued)(Nehalem)

| Register<br>Address |      | Register Name              | Scope   | Bit Description                                                                                            |
|---------------------|------|----------------------------|---------|------------------------------------------------------------------------------------------------------------|
| Hex                 | Dec  |                            |         |                                                                                                            |
| <br>1C8H            | 456  | MSR_LBR_SELECT             | Core    | Last Branch Record Filtering Select Register (R/W) see Section 16.6.2, "Filtering of Last Branch Records." |
| <br>3B0H            | 960  | MSR_UNCORE_PM              | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3B1H                | 961  | MSR_UNCORE_PM<br>C1        | Package | See Section 30.6.2.2, "Uncore Performance<br>Event Configuration Facility."                                |
| 3B2H                | 962  | MSR_UNCORE_PM<br>C2        | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3B3H                | 963  | MSR_UNCORE_PM<br>C3        | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3B4H                | 964  | MSR_UNCORE_PM<br>C4        | Package | See Section 30.6.2.2, "Uncore Performance<br>Event Configuration Facility."                                |
| 3B5H                | 965  | MSR_UNCORE_PM<br>C5        | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3B6H                | 966  | MSR_UNCORE_PM<br>C6        | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3B7H                | 967  | MSR_UNCORE_PM<br>C7        | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C0H                | 944  | MSR_UNCORE_PE<br>RFEVTSELO | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C1H                | 945  | MSR_UNCORE_PE<br>RFEVTSEL1 | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C2H                | 946  | MSR_UNCORE_PE<br>RFEVTSEL2 | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C3H                | 947  | MSR_UNCORE_PE<br>RFEVTSEL3 | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C4H                | 948  | MSR_UNCORE_PE<br>RFEVTSEL4 | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C5H                | 949  | MSR_UNCORE_PE<br>RFEVTSEL5 | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C6H                | 950  | MSR_UNCORE_PE<br>RFEVTSEL6 | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
| 3C7H                | 951  | MSR_UNCORE_PE<br>RFEVTSEL7 | Package | See Section 30.6.2.2, "Uncore Performance Event Configuration Facility."                                   |
|                     |      |                            |         |                                                                                                            |
| 403H                | 1027 | MSR_MCO_MISC               | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                                                                |
|                     |      |                            |         |                                                                                                            |



| Register<br>Address |      | Register Name      | Scope   | Bit Description                                                                                                                       |
|---------------------|------|--------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| Hex                 | Dec  |                    |         |                                                                                                                                       |
| 407H                | 1031 | MSR_MC1_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                                                                                           |
|                     |      |                    |         |                                                                                                                                       |
| 40BH                | 1035 | MSR_MC2_MISC       | Core    | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                                                                                           |
| 40CH                | 1036 | MSR_MC3_CTL        | Core    | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                                                                                            |
| 40DH                | 1037 | MSR_MC3_<br>STATUS | Core    | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS."                                                                                         |
| 40EH                | 1038 | MSR_MC3_ADDR       | Core    | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                                                                                           |
|                     |      |                    |         | The MSR_MC4_ADDR register is either not implemented or contains no address if the ADDRV flag in the MSR_MC4_STATUS register is clear. |
|                     |      |                    |         | When not implemented in the processor, all reads and writes to this MSR will cause a general-protection exception.                    |
| 40FH                | 1039 | MSR_MC3_MISC       | Core    | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                                                                                           |
| 410H                | 1040 | MSR_MC4_CTL        | Core    | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                                                                                            |
| 411H                | 1041 | MSR_MC4_<br>STATUS | Core    | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS."                                                                                         |
| 412H                | 1042 | MSR_MC4_ADDR       | Core    | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                                                                                           |
|                     |      |                    |         | The MSR_MC3_ADDR register is either not implemented or contains no address if the ADDRV flag in the MSR_MC3_STATUS register is clear. |
|                     |      |                    |         | When not implemented in the processor, all reads and writes to this MSR will cause a general-protection exception.                    |
| 413H                | 1043 | MSR_MC4_MISC       | Core    | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                                                                                           |
| 414H                | 1044 | MSR_MC5_CTL        | Core    | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                                                                                            |
| 415H                | 1045 | MSR_MC5_<br>STATUS | Core    | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS."                                                                                         |
| 416H                | 1046 | MSR_MC5_ADDR       | Core    | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                                                                                           |
| 417H                | 1047 | MSR_MC5_MISC       | Core    | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                                                                                           |
| 418H                | 1048 | MSR_MC6_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                                                                                            |
| 419H                | 1049 | MSR_MC6_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E.                                                                         |
| 41AH                | 1050 | MSR_MC6_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                                                                                           |
| 41BH                | 1051 | MSR_MC6_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                                                                                           |
| 41CH                | 1052 | MSR_MC7_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                                                                                            |
| 41DH                | 1053 | MSR_MC7_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E.                                                                         |



| Register<br>Address |      | Register Name       | Scope   | Bit Description                                               |
|---------------------|------|---------------------|---------|---------------------------------------------------------------|
| Hex                 | Dec  |                     |         |                                                               |
| 41EH                | 1054 | MSR_MC7_ADDR        | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 41FH                | 1055 | MSR_MC7_MISC        | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 420H                | 1056 | MSR_MC8_CTL         | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 421H                | 1057 | MSR_MC8_<br>STATUS  | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 422H                | 1058 | MSR_MC8_ADDR        | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 423H                | 1059 | MSR_MC8_MISC        | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 424H                | 1060 | MSR_MC9_CTL         | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 425H                | 1061 | MSR_MC9_<br>STATUS  | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 426H                | 1062 | MSR_MC9_ADDR        | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 427H                | 1063 | MSR_MC9_MISC        | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 428H                | 1064 | MSR_MC10_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 429H                | 1065 | MSR_MC10_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 42AH                | 1066 | MSR_MC10_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 42BH                | 1067 | MSR_MC10_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 42CH                | 1068 | MSR_MC11_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 42DH                | 1069 | MSR_MC11_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 42EH                | 1070 | MSR_MC11_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 42FH                | 1071 | MSR_MC11_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 430H                | 1072 | MSR_MC12_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 431H                | 1073 | MSR_MC12_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 432H                | 1074 | MSR_MC12_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 433H                | 1075 | MSR_MC12_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 434H                | 1076 | MSR_MC13_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 435H                | 1077 | MSR_MC13_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 436H                | 1078 | MSR_MC13_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 437H                | 1079 | MSR_MC13_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 438H                | 1080 | MSR_MC14_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 439H                | 1081 | MSR_MC14_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 43AH                | 1082 | MSR_MC14_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 43BH                | 1083 | MSR_MC14_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |



| Regi<br>Add | ister<br>ress | Register Name       | Scope   | Bit Description                                               |
|-------------|---------------|---------------------|---------|---------------------------------------------------------------|
| Hex         | Dec           |                     |         |                                                               |
| 43CH        | 1084          | MSR_MC15_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 43DH        | 1085          | MSR_MC15_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 43EH        | 1086          | MSR_MC15_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 43FH        | 1087          | MSR_MC15_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 440H        | 1088          | MSR_MC16_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 441H        | 1089          | MSR_MC16_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 442H        | 1090          | MSR_MC16_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 443H        | 1091          | MSR_MC16_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 444H        | 1092          | MSR_MC17_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 445H        | 1093          | MSR_MC17_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 446H        | 1094          | MSR_MC17_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 447H        | 1095          | MSR_MC17_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 448H        | 1096          | MSR_MC18_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 449H        | 1097          | MSR_MC18_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 44AH        | 1098          | MSR_MC18_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 44BH        | 1099          | MSR_MC18_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 44CH        | 1100          | MSR_MC19_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 44DH        | 1101          | MSR_MC19_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 44EH        | 1102          | MSR_MC19_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 44FH        | 1103          | MSR_MC19_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 450H        | 1104          | MSR_MC20_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 451H        | 1105          | MSR_MC20_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 452H        | 1106          | MSR_MC20_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 453H        | 1107          | MSR_MC20_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
| 454H        | 1108          | MSR_MC21_CTL        | Package | See Section 15.3.2.1, "IA32_MCi_CTL MSRs."                    |
| 455H        | 1109          | MSR_MC21_<br>STATUS | Package | See Section 15.3.2.2, "IA32_MCi_STATUS MSRS." and Appendix E. |
| 456H        | 1110          | MSR_MC21_ADDR       | Package | See Section 15.3.2.3, "IA32_MCi_ADDR MSRs."                   |
| 457H        | 1111          | MSR_MC21_MISC       | Package | See Section 15.3.2.4, "IA32_MCi_MISC MSRs."                   |
|             |               |                     |         |                                                               |



# B-5 MSRS IN THE NEXT GENERATION INTEL PROCESSOR (CODENAMED WESMERE)

Next Generation Intel 64 processors (codenamed Wesmere) supports the MSR interfaces listed in Table B-5, plus additional MSR listed in Table B-6.

Table B-6 Additional MSRs supported by Next Generation Intel Processors (Codenamed Wesmere)

| Register<br>Address |     | Register Name             | Scope   | Bit Description                              |
|---------------------|-----|---------------------------|---------|----------------------------------------------|
| Hex                 | Dec |                           |         |                                              |
| 1A7H                | 423 | MSR_OFFCORE_RS<br>P1      | Thread  | Offcore Response Event Select Register (R/W) |
| 1B0H                | 432 | IA32_ENERGY_PE<br>RF_BIAS | Package | see Table B-2.                               |



#### 15. Updates to Appendix G, Volume 3B

Change bars show changes to Appendix G of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3B: System Programming Guide, Part 2.

#### G.10 VPID AND EPT CAPABILITIES

The IA32\_VMX\_EPT\_VPID\_CAP MSR (index 48CH) reports information about the capabilities of the logical processor with regard to virtual-processor identifiers (VPIDs, Section 25.1) and extended page tables (EPT, Section 25.2):

- If bit 0 is read as 1, the logical processor allows software to configure EPT pagingstructure entries in which bits 2:0 have value 100b (indicating an execute-only translation).
- Bit 6 indicates support for a page-walk length of 4.
- If bit 8 is read as 1, the logical processor allows software to configure the EPT paging-structure memory type to be uncacheable (UC); see Section 21.6.11.
- If bit 14 is read as 1, the logical processor allows software to configure the EPT paging-structure memory type to be write-back (WB).
- If bit 16 is read as 1, the logical processor allows software to configure a EPT PDE to map a 2-Mbyte page (by setting bit 7 in the EPT PDE).
- If bit 17 is read as 1, the logical processor allows software to configure a EPT PDPTE to map a 1-Gbyte page (by setting bit 7 in the EPT PDPTE).
- Support for the INVEPT instruction (see Chapter 6 of the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 3A and Section 25.3.3.1).
  - If bit 20 is read as 1, the INVEPT instruction is supported.
  - If bit 25 is read as 1, the single-context INVEPT type is supported.
  - If bit 26 is read as 1, the all-context INVEPT type is supported.